# Basic Four<sup>®</sup> Model 2460 Fixed Media Disc Drive Service Manual **BFISD 8052** The information contained herein is proprietary to and considered a trade secret of Management Assistance Inc. All rights reserved. No part of this publication may be reproduced, recorded or stored in a retrieval system, or transmitted, in any form or by any means, whether electronic, mechanical, photographic, or otherwise, without prior written permission of the Basic Four Information Systems Division of Management Assistance Inc. All Rights Reserved ### **BFISD 8052** Copyright © 1981 by Management Assistance Inc. All specifications are subject to change without notice. Basic Four and MAI are registered trademarks of Management Assistance Inc. Printed in the United States of America Basic Four Information Systems Division/Management Assistance Inc. 14101 Myford Road, Tustin, California 92680/(714) 731-5100 ### TABLE OF CONTENTS | | | | Page | |---------------------------------------------------------------------------------------------|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------| | CHAPTER | 1 | INTRODUCTION | | | 1.1<br>1.2<br>1.2.1<br>1.2.2<br>1.2.3<br>1.2.4<br>1.2.5<br>1.2.6<br>1.2.7 | | General Description (Figure 1-1) Physical Description Head Disc Assembly Main Logic PCB Motor Control PCB Photocell PCB Frame Assembly Power Supply Assembly Terminator Disc Drive Specifications | 1-1<br>1-2<br>1-2<br>1-2<br>1-2<br>1-2<br>1-2<br>1-3 | | CHAPTER | 2 | INSTALLATION AND OPERATION | | | 2.1<br>2.2<br>2.2.1<br>2.2.2<br>2.3<br>2.3.1<br>2.3.2<br>2.3.3<br>2.4<br>2.5 | | General Unpacking/Packing Procedure Head Carriage Lock Spindle Lock Installation Procedure Pre-Power Checks Interface Cabling Dc Voltage Check Controls and Indicators Switches and Jumpers | 2-1<br>2-1<br>2-2<br>2-3<br>2-4<br>2-5<br>2-8<br>2-8<br>2-9 | | CHAPTER | 3 | MAINTENANCE | | | 3.1<br>3.2<br>3.3<br>3.3.1<br>3.3.2<br>3.4<br>3.4.1<br>3.4.1.1<br>3.4.1.2<br>3.4.2<br>3.4.3 | | General Description | 3-1<br>3-3<br>3-3<br>3-3<br>3-4<br>3-4<br>3-5<br>3-6<br>3-7<br>3-8 | | 3.5 | | Fault Isolation | 3-9 | ### TABLE OF CONTENTS (continued) | | | Page | |---------------------------------------|-------------------------------------------------|------------| | CHAPTER 4 | SPARE PARTS LIST/REMOVAL/REPLACEMENT PROCEDURES | | | 4.1<br>4.2<br>4.2.1<br>4.2.2<br>4.2.3 | Introduction | 4-3<br>4-3 | | CHAPTER 5 | REFERENCE DATA | | | APPENDIX A | DISC CONTROLLER | | ### LIST OF ILLUSTRATIONS | Figure | | Page | |----------------------------------------------------------------------------------|-----------------------------------|--------------------------------------------------------------------| | 1-1<br>2-1<br>2-2<br>2-3<br>2-4<br>3-1<br>3-2<br>3-3<br>3-4<br>3-5<br>3-6<br>4-1 | Model 2460 Fixed Media Disc Drive | 2-2<br>2-4<br>2-6<br>2-7<br>3-2<br>3-2<br>3-6<br>3-7<br>3-8<br>3-9 | | Table | LIST OF TABLES | Page | | 1-1<br>2-1<br>3-1<br>3-2<br>4-1 | Specifications | 2-9<br>3-9<br>3-13 | ### CHAPTER 1 ### INTRODUCTION ### 1.1 GENERAL DESCRIPTION (FIGURE 1-1) The Model 2460 Fixed Media Disc Drive, hereafter referred to as the Disc Drive, is a fixed media, mass memory device used for data storage with a maximum memory capacity of 66 Megabytes. The Disc Drive contains a single linear voice coil head positioner with three data read/write heads and one servo read only head. It has a spindle assembly with a single 14 inch disc and brushless dc drive motor. It contains the necessary circuitry for positioning the heads and transferring data and status information via the Controller to a host CPU. This manual contains physical and functional descriptions, installation/operation procedures, spare parts lists, and maintenance procedures. Figure 1-1. Model 2460 Fixed Media Disc Drive ### 1.2 PHYSICAL DESCRIPTION The Disc Drive stores data on both sides of a single disc using two moving heads per surface. A full head area is dedicated to servo information for track following, seeking, and timing. A microprocessor controls positioning during track seeks, provides interface control and monitors disc drive operation. The major assemblies of the Disc Drive are: Head Disc Assembly (HDA), Main Logic Printed Circuit Board (PCB), Motor Control PCB, Photocell PCB, Frame Assembly, Power Supply Assembly, and Terminator. #### 1.2.1 HEAD DISC ASSEMBLY The Head Disc Assembly is a contamination-resistant enclosure which contains the disc, spindle assembly, voice coil actuator, head carriage, read/write heads, and filter assemblies. #### 1.2.2 MAIN LOGIC PCB The Main Logic PCB contains all the circuitry associated with read/write data transfers, interface transfers, head positioning and control. #### 1.2.3 MOTOR CONTROL PCB The Motor Control PCB contains all the circuitry associated with driving the spindle motor. This circuitry receives On/Off command from the Main Logic PCB and spindle rotational feedback from the Photocell PCB. ### 1.2.4 PHOTOCELL PCB The Photocell PCB contains three infrared light-emitting diodes and phototransistors used to monitor and control spindle motor rotation. #### 1.2.5 FRAME ASSEMBLY The Frame Assembly is designed to contain the standard assemblies of the Disc Drive. #### 1.2.6 POWER SUPPLY ASSEMBLY The Power Supply Assembly is an integrated power supply that will operate from 50 or 60 Hertz, and at a selectable input voltage of 100, 120, 220, or 240 volts ac. ### 1.2.7 TERMINATOR The Terminator is a signal line terminator for the last drive connected to a Controller. ### 1.3 DISC DRIVE SPECIFICATIONS Table 1-1 list the Disc Drive specifications. WARNING This equipment generates, uses, and can radiate radio frequency energy and if not installed and used in accordance with the instructions manual, may cause interference to radio communications, as temporarily permitted by regulation. It has not been tested for compliance with the limits for Class A Computing Devices pursuant to Subpart J of Part 15 of FCC Rules, which are designed to provide reasonable protection against such interference. Operation of this equipment in a residential area is likely to cause interference, in which case the User at his own expense will be required to take whatever measures may be required to correct the interference. TABLE 1-1. SPECIFICATIONS | Parameters | Characteristics | |------------|------------------------------------------------------------------------------------------------| | PHYSICAL | | | Height | 6.8 inches (17.3 cm) | | Width | 16.6 inches (42.2 cm) | | Depth | 20.0 inches (50.8 cm) | | Weight | 47 pounds (21.3 kg) | | POWER | | | Ac Power | 100 VAC, 120 VAC,<br>220 VAC or 240 VAC;<br>50 or 60 Hz, 425 Watts Max. | | Dc Power | +24 VDC + 5%, 7A<br>-5 VDC + 5%, 2A<br>+5 VDC + 5%, 4A<br>+24 VDC Return<br>-12 VDC + 5%, 0.7A | TABLE 1-1. SPECIFICATIONS (continued) | Parameters | Characteristics | |---------------------------------------|--------------------------------------------------| | ENVIRONMENTAL | | | Temperature | 65°F to 75°F (18°C to 24°C) | | Humidity | 40% to 60% non-condensing | | GENERAL | | | Capacity (formatted) | 66 Megabytes | | Number of discs | 1 | | Number of data heads | 3 | | Number of data cylinders | 1116 (0-1115) (excluding diagnostic) | | Number of Diagnostic cylinders | 5 (2-6 with Switch 10N-5 ON)<br>(1118-1122) | | Bytes per cylinders | 60,480 | | Bytes per track | 20,160 | | Track density | 960 Tracks per inch (double density) | | Recording density | 6,430 Bits per inch | | Data transfer rate | 1.04 Megabytes per second | | Recording code | MFM | | Interface code | NRZ | | Rotational speed | 3,100 RPM | | Rotational latency (average) | 9.7 milliseconds | | Rotational latency (maximum) | 21.5 milliseconds | | Positioning speed | Maximum Typical<br>(Milliseconds) (Milliseconds) | | Single cylinder<br>Average<br>Maximum | 10 · 8<br>48 45<br>90 85 | | Start Time | 30 seconds | | Stop Time | 60 seconds | ### CHAPTER 2 ### INSTALLATION AND OPERATION ### 2.1 GENERAL This chapter contains complete installation and operation instructions for the Disc Drive. ### 2.2 UNPACKING/PACKING PROCEDURE The Disc Drive is normally shipped as part of a data processing system, and unpacking/packing instructions are included in the appropriate system manual. When the Disc Drive is shipped as a replacement unit, the following procedures should be followed. - 1. Visually inspect the container for damage. Report any damage immediately. - 2. Remove Disc Drive from container and place on work surface. - 3. Visually inspect for loose, bent, or broken parts. Report any damage immediately. - 4. The head carriage and spindle locks (refer to paragraphs 2.2.1 and 2.2.2) are in the locked position for shipment. If received in the unlocked position, DO NOT INSTALL THIS DISC DRIVE. - 5. When shipping a Disc Drive back to the factory, ensure that the spindle lock and head carriage lock are properly installed (locked) and the Disc Drive is packed to prevent damage in shipment. #### 2.2.1 HEAD CARRIAGE LOCK Power not being applied to the unit, place the Disc Drive in a flat position with the Main Logic PCB facing up. The head carriage lock is located at one end of the unit (indicated by arrow on the mechanism). CAUTION Avoid manual rotation of the spindle or movement of the carriage. Damage to the disc surface may occur. Pull up on the head carriage lock until free from its locked position. Rotate the head carriage lock to the unlock position as shown in Figure 2-1. The head carriage lock <u>must</u> be placed back in its locked position when the Disc Drive is moved. Figure 2-1. Spindle and Head Carriage Lock ### 2.2.2 SPINDLE LOCK Power not being applied to the unit and the Disc Drive still in the flat position, locate the spindle lock near the center of the unit (opposite the voice coil motor) as shown in Figure 2-1. WARNING Ensure power has not been applied to the unit when the spindle lock is placed in its unlocked position. The Spindle motor <u>must not</u> be manually rotated when unlocked. At this time the fan is free to move and can present a hazard to the Service Representative. Place the spindle lock lever in the unlocked position (refer to Figure 2-1). The spindle lock <u>must</u> <u>be</u> placed back in its locked position when the Disc Drive is moved. ### 2.3 INSTALLATION PROCEDURE The following procedures detail the necessary steps to be followed when installing a replacement Disc Drive. - 1. Verify the power switch is OFF, and the ac line cord is not connected. - 2. Check that the ac line includes a third-wire earth ground that meets or exceeds the requirements of the National Electrical Code. This can be checked by the following procedures: - a. Locate the circuit breaker that is to supply power to the host system. With a digital volt meter set to measure 20 volts ac, and the circuit breaker turned on, measure the drop between the green and white wires at the power source for the system (wall outlet). The measured voltage must be less than 1.8 volts ac. - b. Switch the source circuit breaker off. Measure the <u>resistance</u> between the green and white wires at the wall outlet. The resistance must be less than the value shown below for the applicable circuit breaker rating. | CB Rating | Resistance | | |------------|------------|--| | 15 amperes | 0.30 ohms | | | 20 amperes | 0.25 ohms | | | 30 amperes | 0.15 ohms | | If either measurement in steps a or b above is not less than the value given, request the customer to provide a power source that meets these requirements. - 3. Remove cabinet covers to gain access to the Disc Drive. - 4. Disconnect and tag all cables from the Main Logic PCB connectors: J2 (bus) and J9 (radial). - 5. Disconnect power supply plug at rear of cabinet. - 6. Lock Spindle and Head Carriage locks. - 7. Remove the four screws holding drive to host CPU cabinet. - 8. Remove the Disc Drive from the cabinet. - 9. Make pre-power checks (refer to paragraph 2.3.1). - 10. Replace Disc Drive in cabinet. - 11. Unlock Spindle and Head Carriage locks. - 12. Reconnect all tagged cables. - 13. Reconnect power supply plug at rear of cabinet. - 14. Replace covers. - 15. Plug ac line into power source. ### 2.3.1 PRE-POWER CHECKS Verify that the input primary power voltage and the Disc Drive power supply are configured in the same range. - 1. The following ac voltage ranges are available in the Disc Drive: 100, 120, 220, and 240 volts ac. - 2. To select the correct voltage range to match the ac input voltage, locate the Voltage Selection PCB at the rear of the power supply mounted on drive frame (Figure 2-2). Figure 2-2. Disc Drive Voltage Selection - a. Voltage is selected by the position of this small PCB. The fuse pull lever, situated above the PCB is pushed to the left to remove the fuse. - b. With the fuse removed the selected voltage is read directly from the PCB. If a change in voltage is required, extract the PCB and reinsert it so that it is properly positioned for the required ac voltage designation (100, 120, 220, 240). - c. Check the fuse value. A four amp fuse is used with 100 and 120 volts ac, a two amp fuse is used with 220 and 240 volts ac. - d. Place the fuse pull lever in the extreme right hand position and insert the correct value fuse into the fuse holder. - e. No power supply modification is required for changing from $60\,$ cycle to 50 cycle sources. 3. Locate the Main Logic PCB (Figure 2-3) and verify that connectors, switch settings and jumpers are in their correct position. The connectors are listed as follows (for Switch Settings and Jumpers refer to paragraph 2.5): | Connector | Description | |-----------|--------------------------------------------------------------------------------------------| | J1 | Terminator connector, or daisy chain cable connector from/to another Disc Drive in system. | | J2 | Bus cable connector to the Controller. | | Ј3 | Dc power supply connector. | | J4 | Motor Control connector. | | J5 | Voice Coil connector | | J6 | Servo head and Data head O connector. | | J7 | Data heads 1 and 2 connector. | | Ј8 | Control Panel connector used for LEDs in identifying malfunctions in Disc Drive. | | Ј9 | Radial cable connector to the Controller. | ### 2.3.2 INTERFACE CABLING The Bus cable (J2-P/N 902687) and Radial cable (J9-P/N 902622) are connected directly from the Disc Drive to the Controller in the host CPU. Figure 2-4 gives Interface Cabling/Pin assignments and Bus Tag Decode information. \* DRIVE ADDRESS SELECTION, 10N-1 THRU 10N-3 WRITE PROTECT, 10N-7 DIAGNOSTIC MODE, 10N-5 Figure 2-3. Main Logic PCB | BUS | TAG 1 | TAG 2 | TAG 3 | |-----|---------------------|----------------|-------------| | BIT | CYLINDER<br>ADDRESS | HEAD<br>SELECT | CONTROL | | 0 | 1 | 1 | WRITE GATE | | 1 | 2 | 2 | READ GATE | | 2 | 4 | 4 | | | 3 | 8 | 8 | | | 4 | 16 | | FAULT CLEAR | | 5 | 32 | | | | 6 | 64 | | REZERO | | 7 | 126 | | | | 8 | 256 | 1024* | | | 9 | 512 | 2048* | READ STATUS | \*USED FOR HIGH ORDER CYLINDER ADDRESS DURING TAG 2 TIME Figure 2-4. Interface Cable/Pin Assignments and Bus Tag Decode ### 2.3.3 DC VOLTAGE CHECK Power is applied to the Disc Drive from the host CPU control panel. To apply power, complete the following steps (refer to system manual for detailed system information). - 1. Place power switch in ON position. - 2. When READY indicator comes on, the dc voltage checks may be done using the following procedure. - a. Locate connector J3 on the Main Logic PCB of the Disc Drive. - b. Test the following voltages. | Connector J3 | Voltage Check | |--------------|------------------------| | Pin 1 | GND | | Pin 2 | +24VDC+1.2VDC | | Pin 3 | -5VDC+0.25VDC | | Pin 4 | -12VDC+0.60VDC | | Pin 5 | +5VDC <u>+</u> 0.25VDC | | Pin 6 | GND | 3. If voltages are not within tolerance, refer to paragraph 3.4.1. ### 2.4 CONTROLS AND INDICATORS Controls for the Disc Drive are located on the host CPU control panel. There are two indicator lamps (LEDs) mounted on the Main Logic PCB near J8. A green lamp will indicate a READY status. A red lamp will indicate a FAULT status. Connector J8 is provided to test the following signals. | Connector J8 | Function | |--------------|----------| | Pin 3 | READY | | Pin 4 | GND | | Pin 5 | ON CYL | | Pin 6 | FAULT | | Pin 7 | PWR ON | | Pin 8 | +5V | Note: Pins 1 and 2 not used. ### 2.5 SWITCHES AND JUMPERS Drive Address, Write Enable, and Diagnostic mode are selected on Switch 10N located on the Main Logic PCB (see Table 2-1 for Switch selection). The Sector switch, 12K, is also located on the Main Logic PCB (see Table 2-1 for Switch selection). TABLE 2-1. SWITCH SELECTION | SW No. | Position | Function | |------------|----------|-----------------------------------------| | 1 | OFF** | Drive Select Address Bit (Binary Weight | | 2 | OFF** | Drive Select Address Bit (Binary Weight | | 3 | OFF** | Drive Select Address Bit (Binary Weight | | 4 | OFF | Reserved | | 5 <b>*</b> | OFF | Diagnostic Mode | | 6 | OFF | Reserved | | 7 | ON | Write Enable, All Data Heads | | 8 | OFF | Not used | | Switch 12K | | | | SW No. | Position | Sector Number<br>Binary Weighted | | 1 | OFF | 1 | | 2 | ON | 2 | | 3 | OFF | 4 | | 4 | OFF | 8 | | 5 | ON | 16 | | 6 | OFF | 32 | | 7 | OFF | 64 | | 8 | OFF | Must be in off position | <sup>\*</sup>SW5 must be placed in ON position when using Diagnostic mode. \*\*All OFF = Drive O Jumpers are preset at the factory and shall not be removed. Verify all jumpers are in correct location. Jumper contacts are listed as follows: | Three Pin | | Two Pin | |------------|-----|---------| | W4 | 1-2 | W1 | | 3W | 2-3 | W2 | | <b>W</b> 7 | 1-2 | W3 | | . Wi4 | 2-3 | W5 | | W11 | 1-2 | W6 | | W12 | 2-3 | W9 | | W16 | 1-2 | W10 | | | | W13 | ### CHAPTER 3 ### **MAINTENANCE** #### 3.1 GENERAL DESCRIPTION This chapter provides a block diagram functional description, adjustment procedures, and troubleshooting procedures. ### 3.2 BLOCK DIAGRAM FUNCTIONAL DESCRIPTION (FIGURE 3-1) The Parallel Interface communicates with all functional assemblies of the Disc Drive and the Controller. Its major function is to control and monitor head positioning, spindle speed and status information. The Servo circuits, head positioner assembly, and Servo Head align the three Read/Write heads over a specified track location. The Servo circuits drive the heads to the landing zone upon detection of a low power condition or if both On Track and the Move modes are detected. These circuits also monitor voice coil speed. The Read/Write heads and the Read/Write circuits perform the reading and writing of flux changes onto the disc. There are three data heads and one Servo head. Head 1 and head 2 utilize the top surface, head 0 and the Servo head utilize the bottom surface of the disc (Figure 3-2). The Spindle Motor is a brushless permanent magnet dc motor. The speed of the motor is controlled by a closed loop optical position encoder and a frequency to voltage converter. The Serial Interface communicates with the Controller and handles the transfer of data and timing signals. \* DESIGNATES DIFFERENTIAL SIGNALS Figure 3-1. Functional Block Diagram Figure 3-2. Data Head Positions ### 3.3 DIAGNOSTIC TESTS There are two types of diagnostic tests available for the Disc Drive; Silver A5 and FORMAP. For a complete functional description of Silver A5 and FORMAP, refer to the appropriate User's Manual. ### 3.3.1 GENERAL DESCRIPTION OF SILVER A5 Silver A5 is divided into two groups: - Group 1 is designed to check most controller functions and the disc drive's ability to seek and read. - 2. Group 2 uses the Diagnostic Cylinders to write and format. Checks are performed on the controller's ability to detect various errors such as ID, Alternate Cylinder and CRC. In order to run Group 2, the "Manual Intervention" option must be selected. ### 3.3.2 GENERAL DESCRIPTION OF FORMAP FORMAP's basic function is to format the surface of the disc, create a map of all flaws, and to store the map on the subject disc. However, several of FORMAP's options can be used for diagnostic purposes. #### The six options are: - 1. Surface Read will read the full surface of the disc and report all exceptions to normal status, which is '40' HEX. - 2. Fault Map Report will display the contents of the fault map which contains all flagged tracks and their assigned alternate tracks. - 3. Selected Track Certification will read original data of a track, store it, test the track, and if found bad or manually reassigned, copy that data to the alternate track and flag the original as bad. (REQUIRES OPTION 4 TO HAVE BEEN RUN PREVIOUSLY IN A FAULT MAP CREATED BY OPTION 4) - 4. Full Surface Certification will destroy the contents of the whole disc, test it for flaws, create a new map, and write a bootstrap in sector zero. The serial is kept in the map and once assigned, cannot be changed. (REQUIRES AUTHORIZATION) - 5. Logical Sector to Sector, Head, Cylinder will convert the logical sector number to the location of the disc surface by physical sector, head, and cylinder. - 6. Sector Zero Recovery will rewrite the bootstrap in sector zero using the serial stored in the map. (REQUIRES OPTION 4 TO HAVE BEEN RUN PREVIOUSLY IN A FAULT MAP CREATED BY OPTION 4) #### 3.4 ADJUSTMENT PROCEDURES #### 3.4.1 POWER SUPPLY ADJUSTMENTS One of two types of power supplies are found on the Disc Drive (P/N CP353-1) and Model 2981). Regardless of which type is found, the Disc Drive must be removed from the system before the power supply can be removed for adjustment. Once removed, the power supply can be placed near to and reconnected to the Disc Drive. To remove power supply for adjustments, use the following procedure. ### NOTE There is no power switch located on the dc power supply. Power will be applied when the power cord is connected. - 1. Remove ac power from the host CPU. - 2. Open host CPU cabinet to gain access to Disc Drive (if required). - 3. Remove ac power plug at rear of Disc Drive power supply. - 4. Remove Disc Drive. - 5. Disconnect dc power supply connector (J3) from Main Logic PCB. - 6. Remove six retaining screws securing power supply to deckplate. - 7. Remove power supply. - 8. Locate adjustments (refer to Figure 3-3 or 3-4). - 9. With power supply removed, reconnect power cable to J3 of the Main Logic PCB. - 10. Reconnect ac power plug to power supply. - 11. Apply power to host CPU. - 12. Adjust voltages. - 13. If power supply will not meet tolerance, it must be replaced. Turn OFF power at host CPU. - 14. Disconnect power supply from Main Logic PCB. - 15. Disconnect ac power plug from power supply. - 16. Reinstall new power supply in Disc Drive. - 17. Apply power to host CPU. - 18. Test voltages. Measurements will be done at connector J3 at the right rear of the Main Logic PCB. Ground meter at C186 on side with C186 designator. Check voltage on J3. Pin 2 +24VDC+1.2VDC Pin 5 +5VDC+0.25VDC Pin 3 -5VDC+0.25VDC Pin 4 -12VDC+0.60VDC Pins 1 and 6 are ground ## CAUTION Use only an insulated shank screwdriver. Damage may occur to the power supply. Adjusting of power supply will require a long (five inch) insulated shank screwdriver with 1/8 inch blade. ### 3.4.1.1 Power Supply (P/N CP353-1) Three voltages +5, -5, and +24 must be adjusted by reaching through holes inside the power supply chassis as shown in Figure 3-3. The -12 is not adjustable. | Voltage | Adjustment | Wire Color Leaving Supply | |---------|------------|---------------------------| | +24V | R20 | Red (return is Brown) | | +5V | R40 | Black (return is Grey) | | -5V | R38 | Yellow (return is Grey) | | -12V | Not Adj. | Orange (return is Grey) | Figure 3-3. Power Supply Adjustments (P/N CP353-1) ### 3.4.1.2 Power Supply (Model 2981) On this power supply, the adjustments are visible externally as shown in Figure 3-4. | Voltage | Adjustment | Wire Color Leaving Supply | |---------|------------|-----------------------------------------------| | +24V | R3 | Black with White Lettering (return is Yellow) | | +5V | R14 | Red (return is Solid Black) | | -5V | R20 | Brown (return is Solid Black) | | -12V | Not Adj. | Orange (return is Solid Black) | Figure 3-4. Power Supply Adjustments (Model 2981) ### 3.4.2 WRITE CURRENT ADJUSTMENT For this adjustment, you must be writing all-ones. Do not use Head 2. Do not use any tracks which could contain customer data. Write as many sectors on one track as possible for best display. With an oscilloscope, use the following procedure (refer to Figure 2-3 for adjustment location). Scope: Tektronix 465 or equivalent Probes: Two X10 attenuation Channel 1 to side of R46 facing transistors. Set input to 1 Volt/Division (0.1 Volt/Division with non-indicating X10 probe). Channel 2 to other side of R46. Set input to 1 Volt/Division (0.1 Volt/Division with non-indicating probe). Vertical display mode to ADD, Channel 2 INVERTED. Position trace near top of graticule. Time base = 0.2 ms, TRIGGER SLOPE = "-", TRIGGER SOURCE = Channel 2, dc coupled. NOTE: Adjust R351 (near R46) for -5V (Figure 3-5). Figure 3-5. Write Current Adjustment ### 3.4.3 DATA WINDOW ADJUSTMENT For this adjustment, you must first write all ones, then make the adjustments while reading all-ones. Do not use Head 2. Do not use any tracks which could contain customer data. Write as many sectors on one track as possible for best display. With an oscilloscope, use the following procedure (refer to Figure 2-3 for adjustment location). Scope: Tektronix 465 or equivalent Probes: Two X10 attenuation Channel 1 to TP13 (Window), ground to TP2. Set input to display 0.5 Volt/Division (50 MV/Division with non-indicating X10 probes). Channel 2 to TP9 (Data), ground to TP2. Set input to display 0.5 Volt/Division (50 MV/Division with non-indicating X10 probes). Vertical display mode = CHOPPED (Channel 2 should NOT be inverted). Time base = 0.1 us with X10 mag, TRIGGER SOURCE = Channel 1, dc coupling NORMAL mode. Adjust R32 so Positive-Going edge of Data is in center of low-going Window pulse (Figure 3-6). ### NOTE It is normal for the display to "jitter". Figure 3-6. Data Window Adjustment ### 3.5 FAULT ISOLATION Table 3-1 lists the Fault Isolation procedures for the Disc Drive. Table 3-2 lists the Status Bit information. Both tables are designed as an aid in troubleshooting the Disc Drive. TABLE 3-1. FAULT ISOLATION | Spindle Rotation | | | | |--------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Symptom | Possible Cause | Suggested Action | | | Rotation does not start. | Spindle lock. Incorrect or missing voltage at Main PCB connector J4. | Place in Unlock position Check power supply. | | | | + OFF signal (J4-4) is +5 VDC, should be 0 volts for rotation. | Check microprocessor reset signal on Main Logic PCB: should be false. Check Power-On reset (POR): should be false. Check power reset (PRST): should be false. | | | | Defective Motor<br>Control Assembly | Check J1-5 of Motor Control Assembly for +12 volts (LED voltage). Check fuse in Motor Control Assembly | | TABLE 3-1. FAULT ISOLATION (continued) | | Spindle Rotati | .on | |----------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symptom | Possible Cause | Suggested Action | | Rotation does | Defective Photocell<br>Circuit Board | Check for open LED, defective connector or phototransistor. | | | Defective Spindle<br>Motor | Manually rotate spindle in clockwise directly only (viewed from bottom) to ensure motor is not binding. If motor is binding replaced Disc Drive. NOTE: Rotation in opposite directions may damage disc. | | Spindle rotates and stops after | Carriage Lock | Place in Unlock position. | | about one<br>minute. | Defective Motor<br>Control Assembly | Replace Motor Control Assembly. | | | Defective Photocell<br>Circuit Board | Replace Disc Drive. | | | Speed Control not being sensed by Microprocessor. | Defective Main Logic PCB. | | | Spindle Motor has excessive drag. | Replace Disc Drive | | Spindle rotates but unit does not come Ready, or Ready condition comes and goes. | Fault Condition being sensed. | Check Fault Status. | | | Intermittent power supply failure. | Replace Power Supply. | | | Defective Main Logic<br>PCB. | Replace Main Logic PCB. | | | Defective Motor<br>Control Assembly | Replace Motor Control Assembly. | | | Defective Disc Drive | Replace Disc Drive. | | | | | | | | | | | | | TABLE 3-1. FAULT ISOLATION (continued) | | Command Status Tra | 1 | |-------------------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symptom | Possible Cause | Suggested Action | | Incorrect state on Unit Selected (J9-21) | Device address select switch (10N). | Refer to Table 2-1 for switch definition. | | 21, | Open Cable Detect true (Jl, J2 pin 28). | Check controller, cable and connectors. | | | Unit Select Tag or Unit Address missing or mistimed. | Check controller, cable and connectors. | | Selected unit<br>does not issue<br>status | Device Not Ready. | Replace Main Logic PCB. | | Select unit does not accept commands. | Tag and bus data malfunction. | Check controller, cable and connectors. | | | | Replace Main Logic PCB. | | Select Unit<br>issue Seek<br>Error. | Defective servo action. | See Head/Positioning/Servo. | | Select Unit<br>fails to issue | Defective circuit. | Replace Main Logic PCB. | | Index. | Servo Head fails to READ. | See Head/Positioning/Servo. | | | Head/Positioning/ | Servo | | Symptom | Possible Cause | Suggested Action | | Fails to move<br>to new Address. | Command transfer circuitry defect. | Replace Main Logic PCB. | | Continuous Seek<br>Error condition. | Defective circuitry or connection. | Defective servo circuitry on Main Logic PCB. If fault continues with operational spare installed, and spindle speed and write circuits are not the source of the fault, replacement of the disc drive is recommended. | | | | Fault connection to servo read head, check J6. | | | | Fault connection to voice coil actuator, check J5. | | | | Incorrect voltage, check J3. | | | | Carriage locked. | TABLE 3-1. FAULT ISOLATION (continued) | | Head/Positioning/S | Servo | |-------------------------------------------------------------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symptom | Possible Cause | Suggested Action | | Seeks to incor-<br>rect cylinder<br>address. | Defective circuitry or servo system. | Defective signal from controller or fault in the interface cable. Defective circuitry on Main Logic PCB. If symptom continues with operational spare installed, and controller and cable are not the source of the fault, replacement of the disc drive is recommended. Seek ma be correct and method of checking for correct seek location. | | | | checking for correct seek locatio may be defective. This could be caused by a read/write fault. | | | Write Data Trans | fer | | Symptom | Possible Cause | Suggested Action | | Fault is set with each attempt to write data. | Incorrect switch setting or circuit defect. | See Table 2-2 for switch definition Multiple heads selected can be checked at TP20 which will be high if more than one head is selected. | | | | Act Unsafe condition is checked at TPl which will be high if there are not write transitions with Write Gate false. | | Data is written incorrectly and faults does not set. | Reads data difficultly. | See following section, Read Data<br>Transfer. | | | Read Data Trans | fer | | Symptom | Possible Cause | Suggested Action | | Reads header fields and data fields correct-ly, but will not read newly | Defect in write oper-<br>ation. | Replace Main Logic PCB. | TABLE 3-1. FAULT ISOLATION (continued) | Read Data Transfer | | | | | |------------------------------------------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Symptom | Possible Cause | Suggested Action | | | | Fails to read, but will per- form a write operation with- out a Fault. | Defect in Read cir-<br>cuitry. | Check all cable connections. Replace Main Logic PB. Replace terminator. If read error persists after replacement of Main Logic PCB and terminator and if cable connections are correct, it is possible that the format being used is erroneous. If format is correct, replacement | | | TABLE 3-2. STATUS BIT DESCRIPTION | 1 | MULTIPLE HEAD SELECT indicates that more than one head was selected. NO WRITE DATA indicates that transitions in write current failed to occur with WRITE GATE active. NO WRITE GATE indicates that write current was sensed when WRITE GATE was not active. OFF TRACK WRITE indicates that the R/W heads were not within acceptable track following limits which was sensed. | |------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | failed to occur with WRITE GATE active. NO WRITE GATE indicates that write current was sensed when WRITE GATE was not active. OFF TRACK WRITE indicates that the R/W heads were not | | 3 (v v v v v v v v v v v v v v v v v v v | when WRITE GATE was not active. OFF TRACK WRITE indicates that the R/W heads were not | | 4 H t | OFF TRACK WRITE indicates that the R/W heads were not | | 5 I | within acceptable track following limits while WRITE GATE was active. | | 6 | READ ONLY indicates that WRITE GATE became active while the Disc Drive was not "WRITE ENABLED". | | _ | PLO LOCK ERROR indicates that the PLO signal was not correctly synchronized. | | _ | NOT USED, always zero. | | 7 I | POWER FAULT indicates that spindle was already spinning when power was applied. | | 8 8 | MULTI-TAG indicates that two or more tag lines were simultaneously active. | | 9 F | READ AND WRITE indicates that both READ GATE and WRITE GATE were simultaneously active. | TABLE 3-2. STATUS BIT DESCRIPTION (continued) | Status Bit | Description | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | OFF CYLINDER indicates that the positioner was not ON CYLINDER while WRITE GATE was active. | | 11 | SEEK TIMEOUT indicates that the positioner failed to return to track 0 with 900 msec; or it failed to complete a seek operation within 130 msec. | | 12 | SPEED ERROR indicates that the disc failed to reach or failed to run at operating speed. | | 13 | GUARD BAND ERROR indicates that the positioner entered the inner or outer guard bands while performing a seek or restore operation. | | 14 | ILLEGAL CYLINDER indicates that the disc file was commanded to seek to a cylinder address which does not exist in the drive. | | 15 | DIAGNOSTIC CYLINDER ERROR indicates that the positioner has not moved to one of the Diagnostic Cylinders (Cylinder Address Register 2 to 7). | ### CHAPTER 4 ### SPARE PARTS LIST/REMOVAL/REPLACEMENT PROCEDURES ### 4.1 INTRODUCTION This chapter contains the spare parts list (Table 4-1) and removal/replacement procedures. Figure 4-1 shows component locations. TABLE 4-1. SPARE PARTS LIST | Item<br>Number | MM<br>Number | Part<br>Number | Description | |----------------|--------------|----------------|---------------------| | 1 | 290000 | в903028-01 | Disc Controller PCB | | 2 | 290010 | 200098 | Main Logic PCB | | 3 | 290020 | 200083 | Motor Control PCB | | 4 | 290030 | 200138 | Terminator | | 5 | 290100 | 400384-001 | Power Supply Assy | | 6 | 293010 | 330410 | Head Disc Assy | Figure 4-1. Component Locations ## 4.2 REMOVAL/REPLACEMENT PROCEDURES Removal/Replacement procedures are given for spared parts. #### 4.2.1 HEAD DISC ASSEMBLY (HDA) - 1. Remove ac power from host CPU. - 2. Open host CPU cabinet to gain access to Disc Drive. - Remove ac power from Disc Drive power supply. - 4. Remove four screws securing HDA to host CPU cabinet. # CAUTION When removing connectors J6 and J7 (R/W Heads and Servo Head) be careful not to bend the pins. Damage may occur to the printed wiring. - 5. Disconnect and tag all cables and connectors from Main Logic PCB. - 6. Remove Main Logic PCB located on top of HDA. - 7. Remove Motor Control PCB located on bottom of HDA. - 8. Remove dc power supply located on bottom of HDA. - 9. Replace Disc Drve and reverse steps 8 thru 1. - 10. Ensure that all cables and connectors are secure. #### 4.2.2 POWER SUPPLY ASSEMBLY - Remove ac power from the host CPU. - 2. Open host CPU cabinet to gain access to Disc Drive. - 3. Remove ac power plug at rear of Disc Drive power supply. - 4. Remove Disc Drive (refer to paragraph 4.2.1). - 5. Disconnect dc power supply connector (J3) from Main Logic PCB. - 6. Remove six screws securing power supply to the deckplate. - 7. Remove power supply. - 8. Replace new power supply in Disc Drive and reverse steps 7 thru 1. - 9. Apply power to host CPU. ## 4.2.3 MAIN LOGIC PCB AND MOTOR CONTROL PCB When removing PCBs, disconnect and tag all cables and connectors. Ensure when replacing PCBs that all cables and connectors are secure. ### NOTE When replacing Main Logic PCB, remove and save terminator. ## CHAPTER 5 ## REFERENCE DATA | Title | Drawing Number | |----------------------------------|------------------| | Main Logic PCB<br>Schematic | 200098<br>200099 | | Motor Speed Control<br>Schematic | 200083<br>200084 | | Power Supply (CP353-1) | 17048 | | Power Supply (Model 2981) | 2981-902 | | Filtered Power Supplies | 330357 | | Terminator PCB<br>Schematic | 200138<br>200139 | | TITLE ASSEMBLY DRAWING | | B4 TERMINATOR | 0ESIGN 1/2 6-8-80 SCALE 2/1 | / OF / | WAS DFTG CHK MDR 18.13.80 € 2001 7.8 | | |------------------------|--------|---------------|-----------------------------|--------------------------|--------------------------------------|-----------| | Q' | | 114 | SCALE | SHEET | C | ) | | MB/ 4 | | EKMI. | <b>88</b> 86 | DETAIL DIN 8.17 10 SHEET | 8-13-80 | 08-8-6 | | 1755 | | 7/ | SER | DIN | MUR | 1556 | | TITLE | | B | DESIGN | DETAIL | DFTG CHK | APPRO | | | | | | | MAX | MAX | | UNLE | NOTE | İ | | 1 | 1 | ١ | | TOLERANCE UNLESS | ERWISE | xx = | ××× Ŧ | ٠, | CORNERS OUTSIDE | JOISNI | | TOLE | P | . + | | ANGULAR + | CORNERS | BROKEN | | MATERIAL SEE BIM | 38 | | | | | | | MATERIAL | 881002 | | | HARDNESS | SURFACE | TREATMENT | # APPENDIX DISC CONTROLLER FOR MODEL 2460 FIXED MEDIA DISC DRIVE # TABLE OF CONTENTS | | | Pa | ıge | |----------------------------------------------------------------------------------------------------|---|---------------------------------------|-----------------------------------------------| | SECTION | 1 | INTRODUCTION | | | A1.1<br>A1.2<br>A1.3<br>A1.3.1<br>A1.3.2<br>A1.4 | | General Description | L-1<br>L-3<br>L-3 | | SECTION | 2 | MAINTENANCE | | | A2.1.1<br>A2.1.2<br>A2.1.3<br>A2.1.4<br>A2.1.5<br>A2.1.6<br>A2.1.7<br>A2.1.8<br>A2.2.2.1<br>A2.2.2 | | General Description | 2-1<br>2-2<br>2-2<br>2-2<br>2-3<br>2-3<br>2-3 | | SECTION | 3 | GLOSSARY OF SIGNAL NAMES | | | A3•1 | | Glossary | <b>-1</b> | | SECTION | 4 | REFERENCE DATA LIST OF ILLUSTRATIONS | | | | | | | | Figure | | Pa | .ge | | A-1<br>A-2<br>A-3 | | System Interconnection | -2 | ## APPENDIX A # SECTION 1 #### INTRODUCTION ### A1.1 GENERAL DESCRIPTION The Disc Controller provides the interface between the CPU and Disc Drive. It interfaces the 2460 Fixed Media Disc Drive to a Basic Four data processor in a system configuration. See Figure A-1 for a typical system interconnect diagram. Figure A-1. System Interconnection ### A1.2 PHYSICAL DESCRIPTION The Disc Controller, hereafter referred to as the Controller, is a single PCB plugged directy into the main card cage of the processor system. Two cables (Radial Cable, P/N 902622 and Bus Cable, P/N 902687) connect the controller to the Disc Drive. A complete pin to pin listing of these cables is given in Figure A-2. | | , | | | |-----|---------------------|----------------|-------------| | BUS | TAG 1 | TAG 2 | TAG 3 | | BIT | CYLINDER<br>Address | HEAD<br>Select | CONTROL | | 0 | 1 | 1 | WRITE GATE | | 1 | 2 | 2 . | READ GATE | | 2 | 4 | 4 | | | 3 | 8 | 8 | | | 4 | 16 | | FAULT CLEAR | | 5 | 32 | | | | 6 | 64 | | REZERO | | 7 | 126 | | | | 8 | 256 | 1024* | | | 9 | 512 | 2048* | READ STATUS | \*USED FOR HIGH ORDER CYLINDER ADDRESS DURING TAG 2 TIME Figure A-2. Disc Interface and Tag Bus Decode # A1.3 PHYSICAL REQUIREMENTS # A1.3.1 PHYSICAL ENVELOPE The Controller is housed on a standard Basic Four printed circuit board (PCB) with all connectors and components mounted thereon. # A1.3.2 MOUNTING The Controller is installed in the card cage of a standard Basic Four data processing system. All clearances and airflow provisions normal to the Basic Four system are observed. # A1.4 DATA RELIABILITY The data reliability of the Controller is subject to the data reliability limits of the disc unit. These limits are: - 1. Soft Error Rate (Recoverable Errors) Not more than one error in $10^{10}\ \text{of bits of data transferred.}$ - 2. Hard Error Rate (Non-Recoverable Errors) Not more than one error in $10^{13}~\mathrm{bits}$ . ### SECTION 2 ### MAINTENANCE ### A2.1 GENERAL DESCRIPTION Maintenance of the Controller is limited to replacement of the Controller. This section will explain the Controller function only as an aid to the Service Representatives in troubleshooting. A Functional Block Diagram is given in Figure 3-1 and described below. Figure A-3. Block Diagram of Controller #### A2.1.1 CONTROLLER ROM The Control ROM (FIRMWARE) automatically initiates the following: - 1. The Reset Routine. - 2. The Idle Loop. - 3. The Transfer Preparation Routine. - 4. Search ID Routine. ## A2.1.2 MICROPROCESSOR The Microprocessor initiates, tests, or controls the entire operations of the Controller as specified by firmware. The Microprocessor does three things for each instruction cycle: it executes the present instruction (function), it fetches the next instruction, and it computes the next fetch address, next address, and stack logic. The Microprocessor does the following: - Translate I/O commands issued by the CPU into commands that the Disc Drive recognizes. - 2. Performs error checking of information passed between Disc Drive and $\ensuremath{\mathtt{CPU}}_{\:\raisebox{1pt}{\text{\circle*{1.5}}}}$ - 3. Detects particular conditions and then issues interrupt commands to the CPU. - 4. Provides Controller and Disc Drive status information to the CPU. - 5. Implements Direct Memory Access (DMA) transfer between Disc Drive and Main Memory. - 6. Sychronizes timing. ## A2.1.3 DMA LOGIC The DMA Logic consists of the following: - 1. DMA Interface Logic. - 2. DMA Read/Write Cycle. - 3. DMA Priority. ### A2.1.4 INTERRUPT LOGIC The Interrupt Logic consists of a mask F/F and an interrupt F/F. If the mask F/F is set and the interrupt F/F is set, an interrupt will be sent to the CPU (DMAINT-). #### A2.1.5 I/O LOGIC The I/O interface logic provides flags used for branch offset by the microprocessor. These flags are part of the command word which comes from the CPU or flags which indicate valid data is on the output data lines. #### A2.1.6 CRC LOGIC The CRC Logic is responsible for generating and checking the cyclic redundancy check bytes for the header and data records on the disc. ### A2.1.7 RADIAL LOGIC The Radial Interface Logic is responsible for the assembly/disassembly of the disc serial DATAl. It provides flags for branch offsets to indicate to the microprocessor when each process has been completed. ### A2.1.8 BUS LOGIC The Disc Bus Interface Logic sends commands to the disc drive and receives FAULT, SKERR, READY, ONCLY, SCTR, and INDEX from the drive. ## A2.2 INTERFACE REQUIREMENTS ### A2.2.1 ELECTRICAL INTERFACE 1. Signal Levels - All signals will be at standard TTL levels. 0.1 to +04 VDC equals logical low +2.4 to Vcc VDC equals logical high The clock and data lines to the disc are differential balanced line drivers/receivers. - 2. Termination All TTL signals that pass through lines exceeding $\underline{2}$ feet in length are terminated with 220 Ohm pull-up and 330 Ohm pull-down resistors. - 3. Drivers/Receivers All TTL line drivers are 7438 or equivalent line drivers. All interface receiver lines are standard TTL input. ### A2.2.2 CPU INTERFACE The CPU Interface signals are as follows: - 1. Master Reset - 2. Clock Phase 1 and 2 - 3. I/O Control Registers 1 thru 3 - 4. Output Data Bits O thru 7 - 5. Memory Address Bits 0 thru 14 and DMA Memory Address Bit 15 - 6. Memory Data Bits 0 thru 7 - 7. DMA Acknowledge - 8. DMA Request - 9. DMA Interrupt - 10. Read Enable ### SECTION 3 #### GLOSSARY OF SIGNAL NAMES #### A3.1 GLOSSARY - 16WAY This output of the next address control ROM is used to indicate that a 16-way branch is required. - ADDEN This signal is generated by the DMA control logic and is used to gate the contents of the DMA address counter onto the main frame memory address bus. This signal is true throughout any DMA cycle. - BOX X = 0 to 7. These are the outputs of the D-register. The D-register is used to buffer data until it can be written into its destination. - BINDX This signal is the synchronized and buffered version of the index signal from the disc. This synchronization is necessary to prevent a metastable flip-flop in the address logic for the processor. - BRDY This signal is the synchronized and buffered version of RDY. This synchronization is necessary to prevent a metastable flip-flop in the next address logic. - BSCTR This signal is the synchronized and buffered version of the logical OR of the index and sector signals from the disc. This synchronization is necessary to prevent a metastable flip-flop in the address logic for the processor. - BYTE This signal is generated by the bit counter on each eighth bit during a data transfer to determine the byte boundaries. - CHCLK This signal is used by the processor to control the clock changeover logic. In addition to loading the least significant bit of the processor output bus into the clock control flip-flop, this signal initates the series of events necessary to insure a smooth changeover from one clock to another. - CLKEN This is a test signal that is used to gate the processor clocks on and off for testing and single cycle operation with the WCS. - CLRCRC This signal is used by the processor to reset the CRC generator/checker. - CLTAG Set Cylinder Tag. This signal is used by the disc unit to determine that the information on the disc control bus in cylinder address information. - CPHX X = 1 or 2. These are timing clocks from the CPU. The controller runs from these clocks during read data operations and at all other times except during a write data operation. - CRC This signal switches the CRC data into the serial write data stream. This signal is enabled by CRCENB. CRCDTA This is the serial CRC information that is generated by the CRC chip for a write operation. CRCENB This signal is used during write data transfers to enable the writing of the CRC. This signal is directly controlled by the processor. CRCERR This signal is generated by the CRC chip to indicate that the CRC that was read in was in error. CRY This is the raw carry output of the 2901. CRYIN This signal is controlled by the ROM and is used to gate one, zero or carry saved into the carry input of the 2901. CRYSAV This is the saved output of the carry output from the 2901 to be used for testing, carries, or shift operations in the next processor cycle. CTTAG Control Tag. This signal is used by the disc unit to determine that the information on the disc control bus is control information. DATAEN This signal is used by the DMA control logic to gate the contents of the D-register onto the main frame memory data bus. This signal is true throughout a DMA cycle only when the controller is performing a disc data read operation. DBX X = 0 thru 7. This is the processor data input bus. Disc Generated Clock. This clock is either the disc servo clock or the disc read clock as the occasion demands. DECCNT This signal is used by the processor to decrement the general counter and test for zero result. DFLAG This is the synchronized output of the D-flag. The synchronization is necessary to prevent a metastable flip flop in the address logic for the processor. DFLG This is the raw output of the D-flag. This flag is set at any time that the D-register is loaded, and cleared when data is read from the D-register. DIXX This signal in the I/O control logic is true when IOACTV is true and the controller detects the DIXX command from the CPU. This signal is used to transfer data from the controller to the CPU. DKBSX X = 0 thru 9. These are the disc control bus signals. The information on this bit is used by the disc unit as either control information, head addresses, or as a cylinder address. DMX X = 0 thru 7. This is the outputs of the S-register that are directed to the processor input. DMA15 This is the most significant address bit from the DMA address logic to the memory page control in the CPU. This bit is converted to the appropriate page control bits in the CPU. DMACK DMA Acknowledge. This signal from the CPU is used to determine that the current DMA request has been granted, and the next memory cycle belongs to the DMA logic. DMAINT This is the DMA interrupt request line in the CPU backplane. DMAQ This is the output of the DMA request latch. This signal is true any time that the processor wants to initiate a DMA cycle. DMAR This is the DMA request bus signal on the CPU backplane. DMASTB DMA Strobe. This signal is generated by the DMA interface control logic. This signal is true during the last third of the DMA cycle, and is used to strobe read data into the controller and to advance the address counter. DOXX This signal in the I/O control logic is true any time that the signal IOACTV is true and the DOXX command is detected from the CPU. This signal is used to transfer data from the CPU to the controller. DTAX X = 0 thru 7. This is the output from a multiplexer that can switch from either the shift register or the memory data bus into the S-register. E/INSYC Enable INSYNC. This signal is controlled by the processor and is used by the processor to control the state of the INSYNC flip-flop. FAULT This signal from the disc unit is used to determine that the disc unit has detected a condition that could lead to the destruction of data. The disc is therefore interlocked from further data transactions. X = 0 thru 7. This is the processor output bus. The data on this bus is moved from the processor to any of several destinations. HTAG Set Head Tag. This signal is used by the disc unit to determine that the data on the disc control bus is head address information. IDOX X = 0 thru 7. This is the CPU input bus. This bus is used to transfer information from the controller to the CPU. INDEX This signal from the disc unit is used to indicate that the heads are currently positioned over the beginning of the track which is also the beginning of sector zero. INSYNC Literally "In Sync". The state of this flip-flop is used to permit data flow when the bit counter is in sync with the data flow. INT This signal in the DMA interrupt logic is used to interrupt the CPU any time this signal is true and MASK is also true. IONX N = 1 thru 3. These are the I/O control signals from the CPU. By decoding these bits, the appropriate I/O action can be determined. - IOACTV This signal in the I/O control logic is true any time that the coller detects its address in conjunction with a COXX command. signal remains true for the duration of the I/O transfer. - LDADRH Load the High Address Register. This signal is used by the processor output bus into the upper byte of the DMA address counter. - LDADRL Load Lower Address Register. This strobe is used by the process to strobe the contents of the processor output bus into the lowe byte of the DMA address counter. - LDBREG Load the Buffer Register. This signal is used during data trans to load the D-register from either the memory or the disc, deper on the direction of data flow. - LDCLB This signal is used by the processor to load the contents of the processor output bus into the lower byte of the general counter. - LDCMB This signal is used by the processor to load the contents of the processor output bus into the high byte of the general counter. - LDDREG This is a strobe generated by the processor that is used to load contents of the processor into the D-register. - LDLDB Load Lower Disc Bus Control Register. This strobe which is gene by the processor is used to clock the contents of the processor put bus into the lower disc bus control register. - LDPC This signal is used by the processor to control the contents of control ROM page control flip-flop. - LDSR Load the Shift Register. This signal is used during the write c ation to parallel load the shift register with data. - LDSTAT This signal is used by the processor to strobe the contents of t processor output bus into the status register. - LDUDB Load Upper Disc Bus Control Register. This strobe is generated the processor and is used to clock the contents of the processor output bus into the upper disc control bus register. - LSHFT This signal is used by the processor to control the inputs to the shift registers in the 2901 for a left shift operation. - MAXX XX = 00 thru 14. These are the main frame memory address lines. - MASK This signal in the DMA interrupt logic is used to enable the DMA interrupt request line to the CPU. - MDOX X = 0 thru 7. This is the unbuffered memory bus from the main f memory. This is a bi-directional data bus. - MIDCY This signal generated by the DMA control logic, is used to indicate that the middle third of a DMA data transfer is now in progress. - MRST This is the master reset signal from the CPU backplane. - MUXN N = 1 or 2. These are the raw clocks that are used to generate the signals TO and T1. During clock changeover, these signals may contain truncated clocks. - NAX X = 0 thru 3. These signals form the least significant four bits of the next processor address. Since many different signals may be gated into these bus, this forms the basis for N-way branches. - ODOX X = 0 thru 7. These are the output data lines from the CPU. This information is used to determine the controller address or to transfer data from the CPU to the controller. - OFL This is the raw overflow status bit from the 2901. - OFLSAV This is the saved overflow bit form the 2901 to be used for testing in the next processor cycle. - ONCYL This signal from the disc unit indicates that the disc unit is on a cylinder and not seeking. - OUTEN Output Enable. This signal is used to disable the disc bus output lines when the controller is first powered up. This is to prevent the random control information contained in the registers from cauing the disc unit to force a fault. Once the registers assume a known state, this signal can be enabled. - POP This signal is used to indicate that the next address for the processor instruction will come from the contents of the address stack register. - This is the I/O line for bit O of the Q-register in the 2901. Whether this line is an input or an output is determined by whether there is a right or left shift operation in progress. - QOSAV This is the saved output of the QO bit in the 2901 to be used for right shift operations in the Q-register. - This line is the I/O for bit 7 of the Q-register in the 2901. Whether this line is an input or an output is dependent on the type of shift operation in progress. - Q7SAV This is the saved output of bit 7 of the Q-register to be used in left shift operations for the Q-register in the 2901 in the next processor cycle. - ROSAV This is the save output of RAM bit 0 in the 2901 to be used in left shift operations in the RAM. - R7SAV This is the saved output of RAM bit 7 from the 2901 to be used in left shift operations in the next processor cycle. - RADX X = 0 thru 8. These are the ROM address bits used to fetch the next instruction from the control ROM for the processor. - RAMO This is the input/output line for RAM bit 0 in the 2901. Whether this line is an input or an output is determined by the type of shift operation that is in progress. - RAM7 This is the I/O line for RAM bit 7 in the 2901. Whether this line is an input or an output is determined by the type of shift operation that is in progress. - RCLKX X = H or L. These are the differential balanced line signals from the disc that carry the read data clock. When the read gate is asserted, this signal may be used to clock data in from the disc unit. - RDATA This is the received read data from the disc unit. The data takes the form of serial NRZ data that is clocked in using the read clock. - RDCLK This is the received read clock from the disc unit. This clock is used to time the flow of data from the disc unit to the controller during a read data operation. - RDDLB Read the Lower Disc Bus Control Register. This strobe generated by the processor is used to gate the contents of the lower disc bus control register into the processor data input bus. - RDDMX This signal is used in the data bus control logic to enable the output of the data mux onto the processor data input bus. - RDDUB Read Disc Upper Bus Control Register. This strobe is generated by the processor and is used to gate the contents of the upper disc bus control register into the processor data input bus. - RDFLAG Reset the D-flag. This signal is used to reset the D-flag whenever necessary. - RDTAX X = H or L. These are the differential balanced line signals that carry read data from the disc unit to the controller. - RDY This signal is the logical OR of the ready and on cylinder signals from the disc unit. When this signal is true, a data transfer may occur. - READ This flag is controlled by the processor. It is used to control the flow of data from the disc unit to the memory. - READY This signal from the disc unit is used to determine that the disc unit is rotating and up to speed, and no fault exists. - RINT This signal is used by the processor to reset the MASK and INT flip-flops. - ROXX XX = 00 thru 25. These are the raw ROM outputs that feed the inputs of the instruction pipeline register. These bits are not used anywhere else since it is the output of the pipeline register that is used while the next instruction fetch is in progress. - ROMXX XX = 00 thru 25. These are the outputs of the ROM pipeline buffer that contains the instruction for the 2901 part of the processor. This buffer is loaded on the rising edge of TO. - ROMYY YY = 26 thru 39. These are the raw ROM output bits that are used directly in the next address computation logic. The results of the next address computation are strobed into the address register at the rising edge of TO. - RSHFT This signal is used by the processor to control the inputs to the shift registers in the 2901 for a right shift operation. - RST This signal is the controller reset from the system. It is used to reset all of the important functions in the controller for power-on or for the bootstrap. - RTXX This signal generated by the DMA transfer logic is used to indicate that the first third of a DMA transfer cycle is underway. - SADDEN This output of the DMA control ROM is used to set the address enable flip-flop on the next clock edge. - SCLK This is the received servo clock from the disc unit. This clock is used to time the flow of data from the controller to the disc unit during a write data transfer. The clock is also re-transmitted to the disc unit. - SCLKX X = H or L. These are the differential balanced line signals for the disc servo clock. This clock is always kept in sync with the servo pattern on the disc surface. - SCTR Sector. This signal from the disc unit indicates that the heads are currently positioned over the beginning of any sector except sector zero. - SDFLAG This signal is used to set the D-flag any time that the D-register is loaded from the processor. - SDMAQ This signal is used by the processor to set the DMA request latch. - SDMST This output of the DMA control ROM is used to set the DMA strobe flip-flop on the next clock edge. - SERIN This is serial data that has been read from the disc. This signal is zero at all times when the read flag is not set. - SEROUT Serial output of the parallel to serial shift register. - SETS5 Set the S-flag On the Count of 5. This term is used to set the S-flag during read operations in anticipation of loading data into the S-register so that by the time that the processor responds to the S-flag, the data will be there. SFLAG This is the synchronized and buffered output of the S-flag. The synchronization is necessary to prevent a metastable flip-flop in the address logic for the processor. SFLG This is the raw output of the S-flag flip-flop. The S-flag is set when data is loaded into the S-register, and cleared when data is read from the S-register. SGNSAV This is the saved output of the sign bit from the 2901 to be used for testing in the next processor cycle. SIGN This is the raw sign bit from the 2901. SINT This signal is used by the processor to control the state of the signals MASK and INT. SKERR Seek Error. This signal from the disc unit is used to determine that the disc has not completed a seek within a specified time interval and therefore, the servo is lost and needs to be re-oriented by a rezero operation. SMDCY This output of the DMA control ROM is used to set the mid-cycle signal flip-flop on the next clock edge. SRX X = 0 thru 7. Shift register parallel output bit. SRTXX This output of the DMA control ROM is used to set the RTXX flip-flop on the next clock edge. STDC Set the Disc Control. This signal is used to load the disc transfer control flags from the processor. SYNDET This signal is true when the sync pattern ( $\text{EE}_{16}$ ) is found in the shift register. This is the processor clock that is used to define the beginning and end of the data processing cycle in the processor. On the rising edge of this clock, all data from the current cycle is strobed into destinations and the new instruction for the upcoming cycle is strobed into the instruction pipeline register. This is one of the major clock signals that controls the processor. This clock overlaps and lags TO. This clock defines the loading of the next fetch address for the processor instruction. W+SD Write or Sync Detected. This signal is the logical OR of the signals WRITE and SYNDET. WCLKX X = H or L. This is the differential balanced line write clock to the disc unit. This signal is the servo clock re-transmitted by the controller. This is done to absorb some of the cable and interface delays. WDATA This is the serial data that is to be written on the disc during a write operation. All data to the disc will pass through this line. WDTAX X = H or L. This is the differential balanced line write data signal to the disc unit. This passes all data signals to be written to the disc. WRITE This flag is controlled by the processor. It is used to control the direction of data flow to move data from the memory to the disc. ZERO This signal indicates that the general counter has counted down to zero. ZEROR This is the raw zero result flag from the 2901. ZROSAV This is the saved output of the zero results bit from the 2901 to be used for testing in the next processor cycle. # SECTION 4 # REFERENCE DATA ``` 6ND (11) SCLKH GND RD7AL RD7AH GND RCLKH RCLKH RCLKH GNO WCLKH WOTAL GNO WD7AL GNO WD7AL GNO WD7AL GNO WD7AL GNO WD7AL GNO WNT 745 (!!) GAND (!) USBO (!) GAND (!) USB1 (!!) GAND (!) USB3 (!!) GAND (!) CLTAG (!!) GAND (!) \ \ \, v \, \, \diamond \, L \, \, \alpha \, \, \psi \, \, \delta \, \, = \, 1 \, \, 5 \, \, \omega \, \, \phi маоо- 5ELI- мао!- РЕІИ- МАОЗ- БИБ ФРОЗ- ТРОЗ ТРОЗ SELØ- MAOA- MAO5- PRØT- G N D DMACKIN 100/ 1006 1003 (72) (7Z) (7Z) (72) (3) (9) (72) SS (12) (12) (13) RTXX- CHP2- MREAD 4006 760M 760M MD$5 I$0/X- IDOO MA16- MD$0 GND GND $DOA- 457 HSDMA- DISC RDY- $DO2- MAO7- MAO5- MA 10- GND GND MAO6- (23) (33) (23) (23) (23) (23) (23) (/3) (/3) (3) (3) (2) (2) (2) (2) (2) (2) SS 3 ``` ## Service Manual Change Request | Prepared By: _ | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | | Name | Title | | | | | | | | Address | | | | | | | | | | Date | | | | | | Manual No | | Equipment Covered _ | | | | | | | Pages effected | | | | | | | | | Description of I | | | | | | | | | | | | | | | | | | | | | | an and the state of | | | | | | | | | | | | | | | | | | | | | | | and the second section of the second | | | | er e | | | | | and the state of t | | | | | | | | | | | | | | | | | | | | | | | | | | | The state of s | | | | | | | | | | | | | | | | | | | | | taran kanan ka<br>Kanan kanan ka | | | | | | and the state of t | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Peacon for rock | | | | | | | | | Reason for requ | lested chang | e | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | andra vide a surfamentiam andra medianistica surfamentiam andra medianistica surfamentiam andra medianistica a<br>Tanàna video a surfamenta and a surfamentiam and a surfamentiam and a surfamentiam and a surfamentiam and a su | and the second s | | | | | | | | Fold and stapl | <u></u> | Story of the | | | | NO POSTAGE NECESSARY IF MAILED IN THE UNITED STATES ## **BN2INE22 BEPLY MAIL** FIRST CLASS PERMIT NO. 4388 SAUTA ANA. CA POSTAGE WILL BE PAID BY Basic Four Information Systems Division/ Management Assistance Inc. 14101 Myford Road, Tustin, California 92680