# 5-1/4" Winchester Disk Drive Controller Service Manual June, 1987 008158-001 M8158A # PAGE STATUS #### EFFECTIVE DATE Page Status iii/iv June, 1987 Table of Contents v through viii June, 1987 Preface ix June, 1987 Section 1 x through 1-8 June, 1987 Section 2 2-1 through 2-8 June, 1987 Section 3 3-1 through 3-28 June, 1987 Section 4 4-1 through 4-4 June, 1987 Section 5 5-1 through 5-2 June, 1987 Appendix A A-1 through A-38 June, 1987 Appendix B B-1 through B-48 June, 1987 iii/iv M8158A ## TABLE OF CONTENTS | | raye | |---------------------------------------|--------------------------------------| | SECTION 1 | INTRODUCTION | | SECTION 1 | ININADOCITAN | | 1.1 | General1-1 | | 1.2 | PCBA Description1-1 | | 1.2.1 | Single-Board WDC | | 1.2.2 | Two-Board WDC1-4 | | 1.3 | | | 1.4 | Adapter Section Features1-4 | | 1.5 | Controller Section Features1-5 | | 1.6 | Specifications1-6 | | 1.0 | Related Publications1-6 | | SECTION 2 | INSTALLATION | | 2 1 | | | 2.1 | General2-1 | | 2.2 | Single Board WDC2-1 | | 2.2.1 | Unpacking/Packing Instructions2-1 | | 2.2.2 | Installation Requirements2-1 | | 2.3 | Two-Board WDC2-4 | | 2.3.1 | Unpacking/Packing Instructions2-4 | | 2.3.2 | Installation Requirements2-4 | | | | | SECTION 3 | FUNCTIONAL DESCRIPTION | | | | | 3.1 | General3-1 | | 3.1.1 | Adaptor Section Functions | | 3.1.2 | Controller Section Functions3-3 | | 3.2 | System I/O Interface3-3 | | 3.2.1 | WDC I/O Addresses3-3 | | 3.2.2 | WDC Transaction3-5 | | 3.2.3 | Completion Status Byte | | 3.2.4 | Error Sensing3-7 | | 3.2.5 | Sense Byte Structure3-7 | | 3.2.6 | Error Codes | | 3.2.6.1 | Class 00 Error Codes3-8 | | 3.2.6.2 | Class 01 Error Codes3-8 | | 3.2.6.3 | Class 02 Error Codes3-8 | | 3.2.7 | Power UP/Reset3-9 | | 3.2.8 | Power Down/Power Fail Detect | | 3.2.9 | Disk Drive Formatting3-10 | | 3.2.10 | BOSS IX System to WDC Sequencing3-10 | | 3.2.10.1 | Output Buffer Empty Status3-10 | | 3.2.10.2 | | | 3.2.2.2 | Direct retching of Data | | 3.2.10.3 | Direct Fetching of Data | | · · · · · · · · · · · · · · · · · · · | Unpacking Data Registers | | 3.2.10.3 | Unpacking Data Registers | | 3.2.10.3<br>3.2.10.4 | Unpacking Data Registers | | 3.2.10.3<br>3.2.10.4<br>3.2.11 | Unpacking Data Registers | v M8158A # TABLE OF CONTENTS (cont'd) | | Page | |------------|--------------------------------------------------------------| | SECTION 3 | FUNCTIONAL DESCRIPTION (cont'd) | | 2 2 11 4 | | | 3.2.11.4 | Generating Internal Bus Requests3-12 | | 3.2.12 | Diagnostic Features | | 3.2.12.1 | Register and Buffer Tests3-13 | | 3.2.12.2 | DMA and Interrupt Logic Tests3-13 | | 3.3 | Detailed Description of Command Description Block (CDB).3-14 | | 3.3.1 | Class 00 Command Descriptions3-14 | | 3.3.1.1 | Class 00 Command Code Summary3-15 | | 3.3.1.2 | Test Unit Ready (Op Code 00h)3-15 | | 3.3.1.3 | Rezero Unit (Op Code 01h)3-15 | | 3.3.1.4 | Request Sense (Op Code 03h)3-16 | | 3.3.1.5 | Format Unit (Op Code 04h)3-16 | | 3.3.1.6 | Read (Op Code 08h) | | 3.3.1.7 | Write (Op Code OAh)3-17 | | 3.3.1.8 | Seek (Op Code 0Bh) | | 3.3.1.9 | Translate (Op Code OFh)3-18 | | 3.3.1.10 | Write Data Buffer (Op Code 13h)3-19 | | 3.3.1.11 | Read Buffer RAM (Op Code 14h)3-19 | | 3.3.1.12 | Mode Select (Op Code 15h)3-19 | | 3.3.1.13 | Mode Sense (Op Code 1Ah) | | 3.3.1.14 | Start/Stop (Op Code 1Bh) | | 3.3.1.15 | Receive Diagnostic Result (Op Code 1Ch)3-22 | | 3.3.1.16 | Send Diagnostic (Op Code 1Dh)3-23 | | 3.3.2 | Class 01 Commands | | 3.3.2.1 | CDD Class 01 Command Code Command | | 3.3.2.2 | CDB Class 01 Command Code Summary3-24 | | 3.3.2.3 | CBD Class 01 Command Block Format3-25 | | 3.3.2.4 | Read Capacity (Op Code 25h)3-25 | | 3.3.2.5 | Read (Op Code 28h) | | | Write (Op Code 2A) | | 3.3.2.6 | Write and Verify (Op Code 2Eh)3-26 | | 3.3.2.7 | Verify (Op Code 2Fh) | | 3.3.2.8 | Search Data Equal (Op Code 31h)3-26 | | | | | SECTION 4 | MAINTENANCE | | 4.1 | Preventive Maintenance4-1 | | 4.2 | Corrective Maintenance4-1 | | 4.2.1 | Power-Up Initialization and Self-Test4-1 | | 4.2.2 | | | 4.2.2.1 | System Diagnostics4-2 | | 4.2.2.2 | Register and Buffer Tests4-2 | | 4.2.3 | DMA and Interrupt Logic Tests4-2 | | 4.2.3.1 | WDC Adjustments4-3 | | 4.2.3.2 | Test Equipment Required4-3 Data Separator Adjustment4-3 | | SECTION 5 | REMOVAL/REPLACEMENT | | APPENDIX A | SINGLE-BOARD WDC MAINTENANCE AIDS | | | | | APPENDIX B | TWO-BOARD WDC MAINTENANCE AIDSB-1 | M8158A # LIST OF ILLUSTRATIONS | Figure | Page | e | |--------|-------------------------------------------------------------|---| | 1-1 | 5-1/4 Inch Winchester Disk Drive Controllerx | | | 1-2 | WDC PCBA Location of Major Components1-3 | | | 2-1 | Single-Board Cable, Jumper and Switch Connections2-3 | | | 2-2 | Two-Board Cable, Jumper and Switch Connections2-6 | | | 3-1 | WDC Functional Block Diagram3-2 | | | A-1 | BOSS IX System WRITE Timing Diagram | | | A-2 | BOSS IX System READ Timing Diagram | | | A-3 | BOSS IX System to WDC Programmed I/O PAL State DiagramA-4 | | | A-4 | WDC to BOSS IX Programmed DMA PAL State Diagram | | | A-5 | DMA WRITE Operation Timing Diagram | | | A-6 | WDC to BOSS IX System Programmed I/O PAL State DiagramA-8 | | | A-7 | WDC to BOSS IX System Programmed DMA PAL State DiagramA-9 | | | A-8 | Interrupt PAL State Diagram and Signal ListingA-12 | 2 | | A-9 | Part No. 903496-001, Parts Location Diagram | 8 | | A-10 | Part No. 903496-001, Schematic Diagram (12 Sheets)A-25 | 5 | | B-1 · | BOSS IX System to WDC Programmed I/O PAL Timing Diagram.B-2 | | | B-2 | BOSS IX System to WDC Programmed I/O PAL State DiagramB-3 | | | B-3 | BOSS IX System to WDC Programmed DMA PAL Timing Diagram.B-4 | | | B-4 | WDC to BOSS IX System Programmed DMA PAL State DiagramB-5 | | | B-5 | WDC to BOSS IX System Programmed I/O PAL Timing Diagram.B-7 | | | B-6 | WDC to BOSS IX System Programmed I/O PAL State DiagramB-8 | | | B-7 | WDC to BOSS IX System Programmed DMA PAL Timing Diagram.B-9 | | | B-8 | WDC to BOSS IX System Programmed DMA PAL State DiagramB-10 | 0 | | B-9 | Part No. 903439-001, Parts Location DiagramB-14 | 4 | | B-10 | Part No. 903439-001, Logic DiagramB-13 | 7 | | B-11 | Part No. 907649-001, Parts Location DiagramB-30 | 0 | | B-12 | Part No. 907649-001, Logic Diagram | 3 | vii M8158A # LIST OF TABLES | Table | | Page | |-------|----------------------------------------------------|-------| | 1-1 | 5-1/4" Winchester Disk Drives Supported by the WDC | .1-2 | | 1-2 | Winchester Disk Drive Specifications | | | 3-1 | Class 00 Command Block Format | | | 3-2 | Class 00 Command Code Summary | | | 3-3 | CDB Class 01 Command Code Summary | | | 3-4 | Class 01 Command Block Format | | | A-1 | BOSS IX System to WDC PAL Signal Listing | •A-6 | | A-2 | BOSS IX System to WDC PAL State Diagram | .A-10 | | A-3 | Address PAL and Arbitration PAL Signal Listing | .A-11 | | A-4 | Microprocessor Memory and I/O Addressing Map | •A-13 | | A-5 | BOSS IX System I/O Bus (EBUS) Interface Signal | | | | Descriptions | .A-14 | | A-6 | SCSI Interface Signal Descriptions | •A-15 | | A-7 | Drive Interface Signal Descriptions | .A-16 | | A-8 | List of WDC Mnemonics | | | A-9 | Part No. 903496-001, List of Parts (3 Sheets) | •A-19 | | A-10 | Part No. 903496-002, List of Parts (3 Sheets) | •A-22 | | B-1 | BOSS IX System to WDC PAL Signal Listing | •B-6 | | B-2 | BOSS IX System I/O Bus (EBUS) Interface Signal | | | | Descriptions | | | B-3 | SCSI Interface Signal Descriptions | •B-12 | | B-4 | List of WDC Mnemonics | | | B-5 | Part No. 903439-001, List of Parts | | | B-6 | Part No. 907649-001, List of Parts | .B-31 | M8158A #### PREFACE This manual provides service information for the Winchester Controller for the 5-1/4 Inch Disk Drives. This information is presented as an aid for field service personnel, and supports the installation, operation, and maintenance of the Controller. The major topics covered in this manual are: | Section 1 | Introduction | |------------|-----------------------------------| | Section 2 | Installation | | Section 3 | Functional Description | | Section 4 | Maintenance | | Section 5 | Removal/Replacement | | Appendix A | Single-Board WDC Maintenance Aids | | Appendix B | Two-Board WDC Maintenance Aids | #### WARNING This equipment generates, uses, and can radiate radio frequency energy and if not installed and used in accordance with the instructions manual, may cause interference to radio communications. It has been tested and found to comply with the limits for a Class A computing device pursuant to Subpart J of Part 15 of FCC Rules, which are designed to provide reasonable protection against such interference when operated in a commercial environment. Operation of this equipment in a residential area is likely to cause interference in which case the user at his own expense will be required to take whatever measures that may be required to correct the interference. The use of shielded I/O cables is required when connecting unit to any and all optional peripheral or host devices. Failure to do so may violate FCC rules. ix M8158A Figure 1-1. 5-1/4 Inch Winchester Disk Drive Controller #### SECTION 1 #### INTRODUCTION #### 1.1 GENERAL The Winchester Disk Drive Controller (WDC), Figure 1-1, provides the means by which an BOSS IX system communicates with one or two 5-1/4" Winchester disk drives. The controller is comprised of two functionally independent sections, an Adapter section and a Controller section. The adapter section provides an interface between the host's I/O bus and the SCSI (Small Computer System Interface) bus in the WDC. In the current version of the WDC, Part No. 903496, the Adapter section and the Controller section are physically combined on a single PCBA (printed circuit board assembly). In the older version of the WDC, Part No. 903439, the SCSI Bus Adapter, Part No. 907649, is mounted "piggy-back" style on top of the controller portion. Either configuration allows the WDC to support one or two Winchester disk drives with disk capacities ranging from 10 to 190 megabytes. Table 1-1 lists the 5-1/4" Winchester (fixed) disk drives that are supported by the WDC. #### 1.2 PCBA DESCRIPTION ## 1.2.1 Single-Board WDC The single-board WDC consists of a PCBA which is designed for I/O stack mounting in the system housing. All components are mounted on one side of the board and soldered except for the microprocessor and sequencer, all PAL (program array logic) chips, PROM and static RAM chips, encoder/decoder chips and buffer controller chips. These ICs are socketed for ready exchange or replacement. In addition to the electronic and electrical components, the PCBA also contains three jumper blocks, a (green) LED indicator and five electrical connectors, whose locations are shown in Figure 1-2. ## NOTE The single board WDC is not supported in the MAI 3000 system. 1-1 M8158A Table 1-1. 5-1/4" Winchester Disk Drives Supports by the WDC | | | | | | | | i<br>i | | | | |---------------------------|----------|----------------------------|----------------------------|------------------------|-----------------------|------------------------|-------------------------|---------------------------|---------------------------|----------------------| | Vendor<br>Model<br>Number | MAI<br>U | Unform.<br>Capac.<br>MByte | Format.<br>Capac.<br>MByte | Number<br>of<br>Tracks | Number<br>of<br>Reads | Bytes<br>per<br>Sector | Sectors<br>per<br>Track | Number<br>of<br>Cylinders | Average<br>Access<br>Time | Used<br>On<br>System | | 1085 | 85 | 85.32 | 71.3 | 8192 | œ | 512 | 17 | 1024 | 28 MSEC | 2000 | | 1105 | 06 | 105.1 | 87.89 | 10098 | 11 | 512 | 17 | 918 | 27 MSEC | 2000<br>3000 | | 1140 | 123 | 143.4 | 126.9 | 13770 | 15 | 1024 | 6 | 918 | 27 MSEC | 1500 | | 1140 | 120 | 143.5 | 119.85 | 13770 | 15 | 512 | 17 | 918 | 27 MSEC | 1500<br>2000 | | 0 | • | | ,<br>, | 0000 | L | Ċ | 1 | 0 | | 3000 | | 2190 | 06T | 191.24 | 159.81 | 18360 | 15 | 512 | 17 | 1224 | 30 MSEC | 3000 | | 1304 | 43 | 51.9 | 43.35 | . 4980 | 9 | 512 | 17 | 830 | 30 MSEC | 2000 | | 1304 | 98 | 103.8 | 86.69 | 0966 | 12 | 512 | 17 | 830 | 30 MSEC | (1) 1600<br>(2) 2000 | | 1324 | 43/60 | 64 | 43.35 | 6144 | 9 | 512 | 17 | 1024 | 28 MSEC | (3) 2000 | | 1325 | 65/75 | 85.3 | 71.3 | 8192 | 80 | 512 | 1.7 | 1024 | 28 MSEC | 2000 | | 201 | 10 | 13,33 | 10.49 | 1280 | 2 | 256 | 32 | 640 | 90 MSEC | S10 | | 202 | 20 | 26.66 | 20.97 | 2560 | æ | 256 | 32 | 320 | 90 MSEC | $\mathbf{s}_{10}$ | | 202 | 20 | 26.66 | 22.28 | 2560 | 80 | 512 | 17 | 320 | 90 MSEC | 1600<br>2000 | | 202 | 44 | 53.32 | 44.56 | 5120 | 16 | 512 | 17 | 320 | 90 MSEC | (4) 1600 | | 203E | | 40 | 33.42 | 3840 | 9 | 512 | 17 | 640 | 55 MSEC | 2000 | | 203E | | 40 | 31.46 | 3840 | 9 | 512 | . 17 | 640 | 55 MSEC | 1500 | | 204E | | 53,33 | 44.56 | 5120 | æ | 512 | 17 | 640 | 55 MSEC | 2000 | | ST225 | | 25.62 | 20.15 | 2460 | 4 | 512 | 17 | 615 | 65 MSEC | 1500 | | ST4026 | | 25.62 | 20.15 | 2460 | 4 | 512 | 17 | 615 | 40 MSEC | 1500 | | NOTES | (1) | (1) DIM. 43'S | | | | | | | | | DUAL 43'S DUAL 43'S NEW 43MB DRIVE DUAL 22'S £35£ NOTES: 1-2 Figure 1-2. WDC PCBA Location of Major Components 1-3 M8158A #### 1.2.2 Two-Board WDC The two-board WDC consists of a PCBA containing the Controller section of the WDC which is mounted, piggy-back style, onto the PCBA containing the Adapter section. The WDC, consisting of both boards, is mounted on the I/O stack in the system housing. All components of the boards are mounted on one side of the board and soldered except for the microprocessor and sequencer PAL (program array logic) chips, PROM and static RAM chips, and selected encoder/decoder chips. These ICs are socketed for ready exchange or replacement. In addition to the electronic and electrical components, the Adapter also contains an 8-position DIP switch, a (green) LED indicator, and three electrical connectors. DC power is applied to the Adapter Controller through a four-pin cable assembly which is hard-wired to the Adapter board. The Adapter board is similarly equipped except that no DC power connection is required. See Figure 1-2. ## 1.3 ADAPTER SECTION FEATURES The Adapter section operates as a Type 1 bus master and will DMA 16 bits at a time; that is only on DMA word boundaries. Overall operations performed by the Adapter section include: - o Programmable vectored interrupt to the host when a disk command or disk seek is completed (single-board WDC only). The interrupt is hard-wired as a level 2 interrupt (7 is highest). Interrupts can be enabled or disabled by host command. - OMA and interrupt arbitration with up to 15 other controllers for control of the BOSS IX system I/O bus when requesting a DMA transfer or during an interrupt acknowledge cycle. - o Provisions for allowing one or two WDCs (single-board WDC only) to operate independently on an BOSS IX system I/O bus, using jumper blocks on the PCBA. - O Bi-directional data/driver registers or transceivers which combine two 8-bit data latches for input and two 8-bit data latches for output to form two 16-bit registers. - o Address registers and drivers consisting of six 4-bit register/counter/ driver devices capable of addressing the BOSS IX system main memory as follows: - 32 megabytes on the single-board WDC 2 megabytes on the two-board WDC - Control logic which provides the appropriate interface between the BOSS IX system I/O bus and the controller's SCSI bus. The logic starts DMA or Interrupt cycles when necessary and handles packing and unpacking of the data transferred between the 16-bit I/O bus and the internal 8-bit bus. #### 1.4 CONTROLLER SECTION FEATURES The Controller section consists of a daisy-chained control bus and a radial data bus. The control bus handles all the control functions of the disk drive/controller interface, primarily in the form of ±5-volt DC control signals. The radial data bus handles read and write MFM data in the form of differential signals. Write precompensation can be set for either Drive 0 or Drive 1 by means of jumpers on the PCBA. (In a two-board controller, write precompensation is NOT individually selectable for each drive.) Also, precompensation may be set to be always on, always off, or enabled at and beyond the reduced write current cylinder, using the jumpers. Overall operations performed by the Controller section include: - o Support for standard SCSI commands, including a high speed data search command. - A dual-ported 1k-byte data buffer for rapid data transfers with no sector interleaving required. - o Transparent (to the host) disk defect handling. No spare tracks are required, eliminating long seeks to alternate tracks. - o Programmable logical addressing to access variable length (256, 512 or 1024 byte) blocks. - o Self configuring on power up, including: reading and storing drive parameter data on Track 0; and copying and saving the largest block address and defect counts. - o Multiple block data transfers and implied Seek, by imbedding logical block addresses within the basic Read and Write requests. - o Host-programmable disk parameters such as number of cylinders, heads and sectors. Sector interleaving and sector size, as well as step type and rate, are also programmable by the host. - Of the single-board WDC) Interrupt-driven overlapped Seek operations, which allows one drive to be available for use while the other is seeking. The Seek Complete interrupt can be enabled and disabled by host command. 1-5 M8158A ## 1.5 SPECIFICATIONS Table 1-2 provides the specifications for the WDC. # Table 1-2. Winchester Disk Drive Controller Specifications #### PHYSICAL #### ENVIRONMENTAL Width: Single Board: 8.8 Two-Board Adapter: 8.8 Two-Board Controller: 8.8 Depth: Single Board: 8.6 Two-Board Adapter: 8.6 Two-Board Controller: 8.6 Operating Temperature: 32°F to 122°F (0°C to 50°C) Operating Humidity 20% to 80% (non-condensing) ELECTRICAL Power: +5VDC +5% -12VDC +5% ## 1.6 RELATED PUBLICATIONS The following servicing documentation may be used in conjunction with this publication for the 5-1/4" Winchester Disk Controller: - o M8079, MAI 2000 System Service Manual - o M8083, 5-1/4" Fixed Media Disk Drive Service Manual - o M8108, MAI 3000 System Service Manual M8158A #### SECTION 2 #### INSTALLATION #### 2.1 GENERAL This section contains unpacking/packing instructions and installation requirements for the single-board and two-board WDC. #### 2.2 SINGLE BOARD WDC ## 2.2.1 Unpacking/Packing Instructions The single-board WDC is shipped in an anti-static bag, inserted between two layers of styrofoam and sealed in a cardboard shipping carton. Unpack the WDC as follows: 1. Prior to accepting the package from the carrier, inspect the shipping carton for signs of external damage. Any indication of external damage must be noted on the carrier's shipping form and reported immediately to the MBF Sales Office. #### NOTE When unpacking the PCBA, set aside the packing materials and shipping carton for use if it should become necessary to reship. The PCBA is ESD sensitive. Proper handling procedures should be used. - 2. With the PCBA shipping carton in its upright position, open the carton and carefully remove the PCBA. - 3. Unwrap the PCBA and inspect it for signs of shipping damage. Immediately report any damage to the MBF Sales Office. #### 2.2.2 Installation Requirements Install the single-board WDC as follows: #### WARNING Dangerous voltages exist within the Base Unit of the BOSS IX system. Be sure that the power is turned off and the power cord is removed before opening the Base Unit cover. 2-1 M8158A - 1. Shut down the system, turn the Base Unit off and remove the power cord. - 2. To prepare the MAI 2000 system, insert a screwdriver or similar device into the slot at the bottom right-hand side of the Base Unit cover, and push in to disengage the plastic latch. Repeat for the left-hand latch and remove the cover. - 3. To prepare the MAI 3000 system, perform the following: - a. Remove the CCA front panel by using a screwdriver to disengage two captive screws at the bottom and then pulling from the bottom. If device controller boards, memory boards or drives are to be installed, remove the side panels also. - b. The side panels slide forward for easy removal. It may be helpful to insert the tip of a flat-blade screwdriver between the front flange of the panel and the frame, about midway down the panel; carefully twist the blade to disengage the panel from the frame. - 4. Remove the drive cables connected to board connectors J3, J4 and J5 (see Figure 2-1 for connector locations). - 5. Prepare the replacement WDC board for installation by installing the appropriate jumpers and setting the dip switches as indicated in Figure 2-1. - 6. Replace the Base Unit cover by lowering the cover onto the Base Unit and allowing it to "snap" into place. - 7. Reconnect the power cord. Follow the instructions in the appropriate BOSS IX System User Guide for operating the host system. JUMP A, WDC BOARD ADDRESS | WDC | PCBA | JMP A | BOARD ADDRESS | PAL @ LOCATION 1J | |-----|------------|-------|---------------|-------------------| | 0 | 903496-001 | 1-2 | CCXXXX Hex | 911017-001 | | 1 | 903496-002 | 2-3 | CDXXXX Hex | 911017-007 | NOTES: If one WDC is on the system bus, it must be PCBA 903496-001. If two WDC's are on the system bus, one must be PCBA 903496-001 and the other must be PCBA 903496-002. Combinations other than those shown are not allowed. ## JUMP B & C, WDC WRITE PRECOMPENSATION | JWP I | 3 & ( | C (1) DRIVE TYPE | |-----------------------------------------------------------------------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | 1A-2A Maxtor: Micropolis 1300B, 1320 (Note 2) 1B-2B Rodine (Note 3) 1C-2C Micropolis 1300A (Note 4) | | | | NOTES: | 1. | JMP B controls: drive 0 on the -001 assembly drive 2 on the -002 assembly JMP C controls: drive 1 on the -001 assembly drive 3 on the -002 assembly | | | 2.<br>3.<br>4. | Write precompensation always off. Write precompensation always on. Write precompensation on at and above the reduced write current cylinder. | Figure 2-1. Single-Board Cable, Jumper and Switch Connections 2-3 #### 2.3 TWO-BOARD WDC ## 2.3.1 Unpacking/Packing Instructions Each board of the two-board WDC is shipped in an anti-static bag, inserted between two layers of styrofoam and sealed in a cardboard shipping carton. Unpack the WDC as follows: 1. Prior to accepting the package from the carrier, inspect the shipping carton for signs of external damage. Any indication of external damage must be noted on the carrier's shipping form and reported immediately to the MBF Sales Office. #### NOTE When unpacking each PCBA, set aside the packing materials and shipping carton for use if it should become necessary to reship. The PCBA is ESD sensitive. Proper handling procedures should be used. - 2. With the PCBA shipping carton in its upright position, open the carton and carefully remove the PCBA. - 3. Unwrap the PCBA and inspect it for signs of shipping damage. Immediately report any damage to the MBF Sales Office. ## 2.3.2 Installation Requirements Install the two-board WDC as follows: ## WARNING Dangerous voltages exist within the Base Unit of the BOSS IX system. Be sure that the power is turned off and the power cord is removed before opening the Base Unit cover. - 1. Shut down the system, turn the Base Unit off and remove the power cord. - 2. To prepare the MAI 2000 system, insert a screwdriver or similar device into the slot at the bottom right-hand side of the Base Unit cover, and push in to disengage the plastic latch. Repeat for the left-hand latch and remove the cover. - 3. To prepare the MAI 3000 system, perform the following: - a. Remove the CCA front panel by using a screwdriver to disengage two captive screws at the bottom and then pulling from the bottom. If device controller boards, memory boards or drives are to be installed, remove the side panels also. - b. The side panels slide forward for easy removal. It may be helpful to insert the tip of a flat-blade screwdriver between the front flange of the panel and the frame, about midway down the panel; carefully twist the blade to disengage the panel from the frame. - 4. Remove the drive cables connected to connectors J0, J1 and J2 on the WDC Adapter PCBA (see Figure 2-2 for connector locations). - 5. Prepare the replacement WDC for installation by installing the appropriate jumpers and setting the dip switches for the WDC Adapter PCBA and Controller PCBA as indicated in Figure 2-2. - 6. Locate the Adapter PCBA on the Controller PCBA in the position shown in Figure 2-2. The four plastic standoffs (one in each corner of the Adapter PCBA) should line up with the holes in the Controller PCBA. Press down on the corners of the Adapter PCBA until the retainers on the standoffs engage the Controller PCBA. - 7. Install the power connector into connector J3 of the Adapter PCBA. - 8. Install Adapter Drive and Bus cable and the CMB and Drive Bus cables as specified in Figure 2-2. - 9. Replace the Base Unit cover by lowering the cover onto the Base Unit and allowing it to "snap" into place. - 10. Reconnect the power cord. Follow the instructions in the BOSS IX System User Guide for operating the host system. 2-5 M8158A #### JUMPER CONNECTIONS | CONNE | CT | | | PROG. REDI | | |--------------|-----|--------------------|--------------------|------------|---------| | FROM | TO | DRIVE 0 | DRIVE 1 | DRIVE 0 | DRIVE 1 | | R | T | RODIME | NONE | 132 | - | | $\mathbf{R}$ | T | RODIME | RODIME | 132 | 132 | | R | S | RODIME | MICROPOLIS (1300A) | 132 | 400 | | R | U | RODIME | MAXTOR/MICROP | | | | | | | (1300B, 1320) | 132 | 919/400 | | R | S | MICROPOLIS (1300A) | NONE | 400 | - | | R | S | MICROPOLIS (1300A) | MICROPOLIS (1300A) | 400 | 400 | | R | U | MICROPOLIS (1300A) | MAXTOR | 400 | 919 | | R | U . | MAXTOR/MICROP | NONE | 919/400 | - | | | | (1300B, 1320) | | | | | R | U | MAXTOR/MICROP | MAXTOR/MICROP | | | | | | (1300B, 1320) | (1300B, 1320) | 919/400 | 919/400 | ## NOTES: - 1. Drives 0 and 1 are for reference only. That is, if positions are switched, so are the parameters in the appropriate columns. - 2. Jump position R-U is equivalent to no jumper installed. - 3. Micropolis drive models 1304A & B and 1320 are used. - 4. Rodime drive models 204, 203E and 240E are used. - 5. Maxtor drive models XT1140 and XT1105 are used. Figure 2-2. Two-Board Cable, Jumper and Switch Connections #### SECTION 3 #### FUNCTIONAL DESCRIPTION #### 3.1 GENERAL This section contains a functional description of the 5-1/4" Winchester Disk Controller (WDC) on three levels: a general block diagram description, a discussion of the system interface characteristics, and a detailed functional description of the WDC circuits. Figure 3-1 is a functional block diagram of the WDC, showing the relationship of the Adapter section and the Controller section to the circuit elements with which they are involved. As indicated, the basic internal interface is the SCSI (Small Computer System Interface) bus. The 8-bit parallel SCSI bus handles all communication between the Adapter and the Controller sections. #### NOTE The MAI 3000 system does not support the two-board WDC. ## 3.1.1 Adapter Section Functions The Adapter section provides an intelligent interface between the BOSS IX system I/O bus and the SCSI bus internal to the WDC. Primary bus control and interrupt priority are determined by the DMA and Interrupt Arbitration logic, which performs parallel arbitration with up to 16 other device controllers that may be connected to the I/O bus. Through this logic and the Control Logic circuit, the WDC responds to a Level 2 interrupt (with 0 being the highest), with a priority level which is lower than that of Memory Refresh, LAN controller or 4-Way controller in the system. PAL (Program Array Logic) devices are used in the Arbitration and Control circuits as well as in other circuits such as sequencing, interrupt acknowledge, addressing, status and overall control circuits, to establish logical patterns. The Address and Bus Control unit determines if the WDC is being addressed by the host and which port is being used for communication. When the interrupt is acknowledged, an 8-bit value is placed on the BOSS IX system data bus which is used to create an interrupt vector. The vector is programmed into latches in the Data Transceiver and Latch circuit before a DMA is initiated. During the DMA cycle, a latch counter drives the BOSS IX system bus address lines and automatically increments the address (on an even word boundary) at the end of the cycle. The Control, Vector and Status Registers are used for a variety of purposes by the host, which include: switching DMA on or off; enabling interrupts on the SCSI bus (disk drive Seek Complete, Command Complete); resetting the WDC; turning the LED control line on or off; polling the Status Register for WDC status information and making decisions based on the results. 3-1 M8158A Figure 3-1. WDC Functional Block Diagram The Data and SCSI Bus Transceivers are 8-bit bidirectional registers consisting of upper-byte and lower-byte segments. Associated with each segment is a pair of buffers (latches), one for input data and one for output data. The Data Transceivers handle all the BOSS IX system program I/O to and from the WDC, at odd-byte addresses. The Bus Transceivers handle all program I/O to and from the SCSI bus. The input buffers are also used during DMA Read from Memory to allow overlapped operations; the output latches buffer data during DMA Write operations to memory. #### 3.1.2 Controller Section Functions The Controller section provides an intelligent interface between the internal SCSI bus and the ST-506 disk drive interface. The primary control unit in the Controller section is the 8085 Microprocessor. The Microprocessor communicates with the other logical elements in the Controller section over its own (Microprocessor) data bus. The RAM element is a 1K FIFO (first in first out) RAM buffer which transfers DMA data and control signals between the Microprocessor bus and the SCSI bus. The RAM is protected from overflow or underflow of data by the Buffer Control circuit. Through the RAM, the Buffer Control recognizes arbitration logic on the SCSI bus and controls direct memory access of data out of the FIFO RAM. Buffer Control also controls the flow of synchronous data to/from the hard disk and the asynchronous SCSI interface, through the dual-port Winchester Controller circuit. The Encoder/Decoder includes the data separator functions needed to convert the MFM read data from the disk into a synchronized clock and NRZ data stream required by the SCSI bus. The Encoder/Decoder also performs the reverse conversion process; and it incorporates address mark generation and detection logic, as well as the write precompensation functions required for appropriate disk drive interface. #### 3.2 SYSTEM I/O INTERFACE #### 3.2.1 WDC I/O Addresses The BOSS IX system assigns address block space in its memory by means of a combination of jumpers and board addresses. The jumpers allow the system to determine whether one or two WDCs are to operate independently on the system I/O bus. The board address defines the exact function the WDC is to perform. The jumper/board address assignments for single-board WDCs are specified in Figure 2-1. The jumper/board address assignments for the two-board WDC are as follows: | No. WDCs | JMP-A | Board Address | |----------|-------|---------------| | 1 | 1-2 | CCXXXX H | | 2 | 2-3 | CDXXXX H | The address is loaded into the WDC address registers one byte at a time. Each byte must be acknowledged before the next byte can be loaded. The significance of each address is as follows: 3-3 M8158A o Address CC0001 - Load DMA Address Register, HI byte Address CC0002 - Load DMA Address Register, MID byte Address CC0003 - Load DMA Address Register, LO byte These registers are loaded one byte at a time, with the 1's complement of the BOSS IX system address, right-shifted once. o Address CC0004 - Read Interrupt Vector Register The BOSS IX system initializes this register before using interrupt. The operation is required only once per DMA; it is not cleared with Reset. o Address CC000% - Read/Write Control Register The Control Register contains control bits 0-5 and status bits 6-7. During a Write operation, only bits 0-5 are significant; during a Read operation, all eight bits are significant. Individual bits may be turned on or off using a single BSET or BCLR 68000 instruction. The register is cleared with Power On Reset. The significance of the bits is as follows: | <u>Bit</u> | <u>Name</u> | Read/Write | <u>Function</u> | |------------|-------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 0 | SRST+ | R/W | Reset the WDC. Bit must be maintained for a minimum of 25 microseconds; logically OR'd with POR and PFD. | | Bit 1 | LED- | R/W | LED control signal | | Bit 2 | INTEN+ | R/W | ENA Oper Compl & Bus Error Interrupts | | Bit 3 | SEQEN+ | R/W | Enable DMA | | Bit 4 | INTENDO+ | R/W | ENA Drive O Seek Compl Interrupts | | Bit 5 | INTEND1+ | R/W | ENA Drive 1 Seek Compl Interrupts Bits 4 and 5 used for buffered seek type drives only; set before issuing Seek command; reset before leaving interrupt service routine. | | Bit 6 | INTD0+ | R Only | Drive O Seek Compl Interrupt Status | | Bit 7 | INTD1+ | R Only | Drive 1 Seek Compl Interrupt Status | o Address CC0008 - Host Write to Output Register This address byte is written to by the host during I/O data transfer (Information Transfer Phase) Host to Controller) operations. ## o Address CC0009 - Read Adapter's Status Register | Bit | <u>Name</u> | <u>Function</u> | |-------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------| | Bit 0<br>Bit 1 | MYBERR+<br>PIOINM+ | Bus Error occurring during WDC's bus mastership<br>Output Data Register empty (See Adapter Data Phase and<br>Command Phase) | | Bit 2<br>Bit 3 | OPCOMP+<br>PIOUTF+ | Operation Complete (See Adapter Status Phase) Input Data Register Full (See Adapter Status Phase and Message Phase) | | Bit 4 Bit 5 Bit 6 Bit 7 | SRESET+<br>MSG+<br>BUSY+<br>CMD+ | SCSI bus in Reset state SCSI bus in Message Phase SCSI bus BUSY SCSI bus in Command, Status or Message Phase | #### o Address CC000A - Host Selects WDC The host selects the Controller by writing to this address; the presence of data is indicated by a logical "1". Refer to the paragraphs that follow concerning bus transaction phases. ## o Address CC000B - Host Read Input Register During the Information Transfer Phase, the host reads the Input Register to determine if the register is full or if data is expected. Refer to the paragraphs that follow concerning bus transaction phases. #### o Address CC000C - Host Clears Bus Error Latch The Bus Error signal is latched if it occurs during WDC bus mastership. All DMA transfers are halted and control of the SCSI bus is released. The latch remains set TRUE until cleared by the host. If interrupts are enabled, a host interrupt is generated. #### 3.2.2 WDC Transaction Communication between the BOSS IX system and the WDC is controlled by a six-phase transaction which is initiated by the host. The transaction is initiated when the host selects the WDC. Upon being selected, the WDC contends for bus mastership with the other DMAs connected to the host. Upon winning the arbitration, the WDC takes control of the SCSI bus and issues appropriate interrupt requests to the host. The host responds accordingly, and the six-phase transaction begins. The host may cancel a transaction that has started by sending SRST to the WDC; this will initialize the WDC and put the SCSI bus into its Bus Free status. The entire six-phase transaction within the WDC is controlled by a group of Programmed Logic Array (PAL) devices. 3-5 M8158A The detailed operation of the PALs for the single-board WDC is slightly different from that for the two-board WDC; consequently, the PAL state diagrams, operation timing diagrams and logic diagrams, as well as parts lists for each WDC are continued in separate portions of this manual: Appendix A for the single-board WDC, and Appendix B for the two-board WDC. The following is a summary of the six-phase transaction. - o **Bus Free Phase:** This Phase occurs when the WDC is initialized or reset, indicating a NOT BUSY condition (Status Bit 6, BUSY = 0 = FALSE). All control lines are deasserted. - o **Selection Phase:** Before a command is initiated, the BOSS IX system monitors Status Bit 6, BUSY, for FALSE (high) condition; if high, BOSS IX system issues SEL- signal and begins writing DBO- bits to Address CC000A (data present = 1). - Command Phase: With the WDC selected, Status Bit 7 (CMD) is asserted; the I/O line is asserted (high) with Status Bit 1 (PIOINM). The BOSS IX system sends the WDC a series of Command words, byte by byte. The Command words are defined by the Command Description Block (CDB) format to be described later. Bit 1 (PIOINM) goes TRUE (high) when the Adapter Output Register is empty and FALSE when full. Command bytes cannot be sent via DMA. - o **Information Transfer Phase:** Depending upon the CDB values, data may be transferred between the BOSS IX system and the WDC either via DMA or via programmed I/O, as discussed in the paragraphs that follow. - 1. SEQEN+ (Control Register Bit 3) TRUE: data transferred via DMA. Data transfer takes place at a Microprocessor-controlled rate. - 2. SEQEN+ FALSE; CMD (Status Bit 7) held TRUE (asserted): data is transferred via programmed I/O, as follows: - When PIOINM (Status Bit 1) is asserted (Input Buffer full), host writes data to Output Register Address CC0008. - o When PIOUTF (Status Bit 3) is asserted (Output Buffer full), host reads data from Input Register Address CC000B. - O Status Phase: Status Phase is entered when CMD (Status Bit 7) and PIOUTF (Status Bit 3) and OPCOMP (Status Bit 2) are asserted. If host interrupts are enabled (INTEN, Control Register Bit 2 is TRUE), the host is interrupted; if not, OPCOMP is monitored by the host to determine command completion status. (See paragraph 3.2.3 for a discussion of the Completion Status Bytes.) - Message Phase: The Message Phase occurs after the Status Phase is read. PIOUTF (Status Bit 2), MSG (Status Bit 5) and CMD (Status Bit 7) are all asserted. The host reads the Message byte (which is always zero and has no significance) and causes the WDC to return to the Bus Free Phase (all control lines deasserted). To initiate another command, the WDC must be again selected and the six-phased transaction is repeated. ## 3.2.3 Completion Status Byte The Completion Status Byte indicates the results of the current transaction; it is read by the host during the Status Phase. The structure and the significance of the Completion Status Byte are as follows: | BYTE/BIT | 7 6 5 4 3 2 1 0 | |-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 00 | Reserved BUSY EQUAL CHECK Resvd | | Bits<74> Bit<3> | Reserved - Always zero BUSY WDC is not ready and is unable to accept a command from BOSS IX system. BUSY is always sent when a CHECK | | Bit<2> | status (Bit 1 set) is returned. EQUAL When set, indicates Search Complete. | | Bit<1> | CHECK When set, indicates a WDC error and that SENSE data is available. To determine the type of error that occurred, the host issues a REQUEST SENSE command, which causes the appropriate Command Error Code to be issued | | | (refer to paragraph 3.2.4). | | Bit<0> | Reserved - Always zero | ## 3.2.4 Error Sensing Setting the CHECK bit in the Completion Status Byte causes SENSE data to be made available for return to the BOSS IX system in response to a REQUEST SENSE Command. BUSY is returned to the host. The SENSE data is saved by the WDC until requested, and is cleared when the host acknowledges receipt of the CHECK data. In the REQUEST SENSE Command structure, the Number of Blocks field (Byte 04) specifies the number of bytes allocated by the host for returned SENSE. Byte values of 00 to 03 default to 04. | BYTE/BIT | 1 | 7 | !<br>] | 6 | 1 | 5 | 1 | 4 | }<br>1 | 3 | 1 | 2 | 1<br>1 | 1 | 1 | 0 | 1 | |-----------------|-----------------|-----|--------|----|----|-------|----|------|--------|-----|-----|-----|--------|---|---|---|---| | <sup>*</sup> 00 | | 0 | | 0 | | 0 | i | 0 | | 0 | | 0 | | 1 | | 1 | | | 01 | L | ogi | cal | Un | it | No. | 1 | | | | Re | ser | ved | | | | | | 02 | ! | | | | - | | F | lese | rve | ed. | | | | | | | 1 | | 03 | Reserved | | | | | | | | | | | | | | | | | | 04 | Number of Bytes | | | | | | | | | | | | | | | | | | 05 | | | | | Co | ontro | ol | Byt | e ( | Res | erv | ed) | | | | | | ## 3.2.5 Sense Byte Structure The structure and significance of the bits in the SENSE byte which is returned to the BOSS IX system in response to the REQUEST SENSE Command is shown below. In the SENSE byte, the Address Valid bit (Byte 00<7>) indicates that the Logical Address bytes contain valid information. The Error Class field value defines whether the error is drive-related (00), data-related (01) or system-related (02). 3-7 M8158A | BYTE/BIT | 17 6 5 4 3 2 1 0 | |----------|--------------------------------------| | 00 | AdVal Error Class Error Code | | 01 | Reserved (MSB) Logical Block Address | | 02 | Logical Block Address | | 03 | Logical Block Address | ## 3.2.6 Error Codes # 3.2.6.1 Class 00 Error Codes Class 00 Error Codes are drive-related errors. The codes are as follows: | 00 | NO SENSE | 03 WRITE FAULT | |----|------------------|--------------------| | 01 | NO INDEX SIGNAL | 04 DRIVE NOT READY | | 02 | NO SEEK COMPLETE | 06 NO TRACK ZERO | # 3.2.6.2 Class 01 Error Codes Class 01 Error Codes are (target) data-related errors. The codes are as follows: | 10 | I.D. CRC ERROR | 18 | DATA CHECK IN NO RETRY MODE | |----|-----------------------------|----|-----------------------------| | 11 | UNCORRECTABLE DATA ERROR | 19 | ECC ERROR DURING VERIFY | | 12 | I.D. ADDRESS MARK NOT FOUND | 1A | INTERLEAVE ERROR | | 13 | DATA ADDRESS MARK NOT FOUND | 1B | NOT ASSIGNED | | 14 | RECORD NOT FOUND | 1C | UNFORMATTED OR BAD FORMAT | | | | | ON DRIVE | | 15 | SEEK ERROR | 1D | SELF TEST FAILED | | 16 | NOT ASSIGNED | 1E | DEFECTIVE TRACK | | | | | (MEDIA ERRORS) | | 17 | NOT ASSIGNED | 1F | NOT ASSIGNED | # 3.2.6.3 Class 02 Error Codes Class 02 Error Codes are system-related errors. The codes are as follows: | 20 | INVALID COMMAND | 23 | VOLUME OVERFLOW | |----|-----------------------|--------------|-----------------------------| | 21 | ILLEGAL BLOCK ADDRESS | 24 | BAD ARGUMENT | | 22 | NOT ASSIGNED | 25 | INVALID LOGICAL UNIT NUMBER | | | 26-2F | NOT ASSIGNED | | M8158A #### 3.2.7 Power UP/Reset When power is applied, the WDC enters a 10- to 20-second (10 seconds per drive) power-up sequence. Once the drive(s) come(s) ready, the WDC reads driver parameter information for Track 0, including block size and drive type data. If a Software Reset is received, the power up sequence is the same, except the 20-second timeout is reduced to 200 milliseconds, since the drives are assumed to be at speed. The drive parameter information is not read if a drive is not ready after timeout; instead, a WDC command must be issued to that unit (excluding the TEST UNIT READY command) to initiate reading other drive parameters. In a cold start, the WDC recalibrates the head to Track 0 by introducing a 3-Head Offset and verifying a Head Seek back to Track 0. The drive parameter information for that unit is then saved in the WDC. If the drive is unformatted or the format data is not recognized by the WDC, the WDC causes a "blown format" bit in BOSS IX on board system memory to be set; the (Power Up) sequence is halted for that unit. If the drive format is correct, the WDC causes the drive to read the largest block address present, up through the last cylinder. The drive is returned to Track 0, stopping in selected "zones" in each track to read the defect count in the zone. These counts are saved in the WDC and used to establish the location of target blocks on the disk during reads, writes and seeks. During the Reset sequence, the WDC performs a series of self-diagnostics which render the WDC unavailable for use for about one second after a hardware Reset is sent. Therefore, the Reset line should be used only for initial or emergency power up, not if the disk system is "lost" or between commands. Also, if the drive is not formatted or the format is unreadable, the first command after reset (except Request Sense, Test Unit Ready, Start/Stop, Send Diagnostic or Mode Select) will show an error. If a SENSE command is issued, the returned error code will be an error code without the 'address valid' bit (bit 7) set. The controller will NOT allow any operation that READs, WRITEs or moves the heads on a drive with a 'blown' format. Instead, any of the above operations will return an error status and an error code of 1C. The 1C code indicates that the format on this drive is bad. The drive must be formatted by the WDC to prevent this "blown format" lockout. If the drive has been formatted by a WDC and an error comes up at reset, the probable cause is the controller being unable to read the disk. The controller will make another attempt to recover the drive format information every time a read/write command is issued. The 1C<sub>H</sub> error is returned only when the recovery attempt is failed. 3-9 M8158A #### 3.2.8 Power Down/Power Fail Detect When the WDC experiences a power failure, the Power Fail Detect (PFD) line on the BOSS IX system I/O bus is driven TRUE, and the entire WDC is Reset because PFD is logically OR'd with Reset. In addition, PFD causes Write Gate Inhibit to be asserted to prevent a Write glitch on the disk. Since the drive does not receive PFD, it must be independently capable of detecting a power failure, so that it can position the heads over the landing zone area and/or prevent erroneous writing. ## 3.2.9 Disk Drive Formatting Every disk drive must be formatted by the WDC (or comparable controller) before data can be written to or read from the drive. Formatting is initiated by the Test Unit Ready command from the BOSS IX system; the WDC responds with a Status byte value of 00, or the command is repeated until the Check and Busy bytes are clear. When the 00 Status byte is received, the BOSS IX system issues Mode Select containing the necessary drive parameters, followed by a Format command to initiate the actual format. The WDC formats the disk and stores the drive parameters on the disk, so there is no need to repeat this information to the WDC with every Reset or Power Up. ## 3.2.10 BOSS IX system to WDC Sequencing The BOSS IX system (host) to WDC (controller) sequencing logic is primarily implemented in PAL (Programmed Logic Array) Sequencers using combinational and sequential machine logic. State diagrams, timing diagrams, PAL signal listings and the logic diagrams associated with the single-board WDC are contained in Appendix A; those associated with the two-board WDC are contained in Appendix B of this manual. These sources may be used when considering the detailed operation of the sequencers. Overall, the following functions are involved in BOSS IX system to WDC sequencing: - o Set and reset SCSI Output Buffer Empty status (PIOINM). - O Direct fetching of data from lower or upper byte of Data Registers for SCSI controller. - o Unpack upper and lower Status Byte of Data Register. - o Internal Bus Request to BOSS IX system interface. - Provide diagnostic features. BOSS IX system to WDC sequencing is significantly different when data transfer from host to controller is via DMA than when transfer is via I/O bus. The following paragraphs summarize the sequencing functions. ## 3.2.10.1 Output Buffer Empty Status The Output Buffer Empty status bit (PIOINM) is set if the WDC requests a byte of data and ACKIN has not been sent to acknowledge transfer of data. PIOINM is reset when ACKIN is set to acknowledge transfer. ## 3.2.10.2 <u>Direct Fetching of Data</u> During a data transfer sequence, SEQEN (Control Register bit 3) is used to distinguish between a DMA cycle and a programmed I/O cycle. If SEQEN is FALSE (high), data transfer is via programmed I/O; if SEQEN is TRUE (low), a DMA cycle with full handshake between BOSS IX system and WDC is initiated. Command and status bytes are always transferred by programmed I/O. ## 3.2.10.3 Unpacking Data Registers During each cycle of a DMA WRITE operation, a word is transferred into the upper and lower bytes of the WDC Input Data Register. The Data Register Empty flags (UDRE = Upper; LDRE = Lower) provide status and data flow steering functions into the SASI Output Buffer. The upper byte is fetched before the lower byte. ## 3.2.10.4 Generating Internal Bus Requests Generation of an internal bus request with full handshaking with the host through the EBUS interface logic is controlled primarily by the BRQIN signal in conjunction with PREFE, as follows: - o When a DMA cycle has been initiated and there has been no new DMA request (PREFET and BRQIN- are both TRUE), DMA is enabled and a bus request is initiated. The HTC (host to controller) PAL monitors the DMA cycle and causes DRBUS to signal completion, although the actual transfer of upper and lower byte data is not complete; the HTC PAL continues transferring data until data transfer is complete. - When the upper byte data transfer is completed, UDRE goes TRUE to enable lower byte data transfer. At the same time, BRQIN goes FALSE to enable another DMA cycle. This interaction results in the possible overlap of bus request (BRQIN) with the fetching of lower byte data. ## 3.2.11 WDC to BOSS IX System Sequencing WDC to BOSS IX system sequencing is similar to BOSS IX system to WDC sequencing, in that the activities are controlled primarily by PAL Sequencers. Refer to the appropriate Appendix for detailed examination of sequencer operation. Overall, the following functions are involved with WDC to BOSS IX system sequencing operations: - o Set and reset SCSI Input Buffer empty status (PIOUTF) - o Set and reset Operation Complete status bit (OPCOMP) - o Direct fetch of data from the SASI Input Buffer into the upper or lower byte of the Data Registers - Pack and load upper or lower byte of Data Register for transfer to host memory - o Internal bus request to BOSS IX system interface - o Provide diagnostic features 3-11 M8158A WDC to BOSS IX system sequencing is significantly different when data transfer from the controller to host is via DMA than when transfer is via I/O bus. The following paragraphs summarize the sequencing functions. ## 3.2.11.1 Input Buffer Empty Status The Input Buffer Empty status bit (PIOUTF) is set if the WDC requests a byte of data and ACKOUT has not been returned to acknowledge host acceptance. PIOUTF is set for DMA mode, and when ACKOUT- goes TRUE, the host clocks data into the Input Buffer, upper bytes first. PIOUTF is reset when ACKOUT- is set, and is polled by the host to determine DMA transfer activity. ## 3.2.11.2 Operation Complete Status The OPCOMP bit in the Control Register Word is set when the WDC enters the Status Phase and issues the Status Completion Byte. The BOSS IX system may accept the completion byte through the Status Register, or wait for an interrupt if interrupts are enabled. ## 3.2.11.3 <u>Direct Loading of Data</u> Direct loading of data into the Input Data Register is accomplished in one of two ways: - o If SEQEN is FALSE, data transfer is via programmed I/O; message or data bytes are loaded from the SASI bus into the Lower Input Data Register. Command and status bytes are always transferred by programmed I/O. - o If SEQUEN is TRUE (low), a DMA cycle with full handshake between the WDC to BOSS IX system is initiated. Data is transferred from the Input Buffer, upper byte first. Loading of the lower data byte enables the next bus request; there is no overlap of bus request and loading of data. ## 3.2.11.4 Generating Internal Bus Requests In a DMA cycle, an internal bus request (BRQOUT) with full handshaking is generated after both upper and lower bytes have been loaded into the Input Data Register. The CTH (controller to host) PAL monitors the DMA cycle and causes DRBUS to go FALSE to signal completion, although the actual transfer of data is not complete; the PAL continues transferring data until loading is complete. ## 3.2.12 Diagnostic Features The BOSS IX system can test the WDC by appropriate READ/WRITE operations to the various I/O data registers, data buffers and data paths through the PAL Sequencers on the board. The testable areas are: - o Interrupt Vector Register - o Control Register - o Status Register - o EBUS I/O Data Register - o SCSI Interface I/O Data Buffers - o DMA and Interrupt Logic ## 3.2.12.1 Register and Buffer Tests The registers and buffers are tested by performing a programmed WRITE to location CC0008 in the Bus Free Phase with DMA disabled. Data is routed through the Upper Output Data Register and the Output Buffer into the Input Buffer. Next, a programmed READ operation to location CC0008 is performed. Data is transferred from the Input Buffer through the Lower Input Data Register to the EBUS. The BOSS IX system monitors the results. ## 3.2.12.2 DMA and Interrupt Logic Tests The DMA and Interrupt arbitration logic is tested by first initiating a bus request by doing a "dummy" programmed I/O WRITE to location CC0008 when DMA is enabled during the Bus Free Phase. The CC0008 data is loaded into the Upper BOSS IX system Transceiver, followed by the loading of the Lower BOSS IX system Transceiver. The data is then transferred sequentially through the Upper and Lower SCSI Bus Transceivers to the SCSI Bus. At the same time the Lower SCSI Bus Transceiver is being loaded, the BOSS IX system is performing a programmed I/O READ on the Upper SCSI Bus Transceiver. Next, another programmed I/O WRITE to location CC0008 is performed, which causes the above cycle to be repeated. The operation is repeated as many times as desired, with the address counters being incremented at the end of each DMA cycle. 3-13 M8158A ## 3.3 DETAILED DESCRIPTION OF COMMAND DESCRIPTION BLOCK (CDB) The Command Description Block (CDB) is a series of 8-bit command words which define the character of the I/O request made by the DTC to the WDC. The words are transmitted to the WDC one byte at a time; all bytes must be transmitted to complete a command. At the end of the command, the WDC returns a Completion Status Byte, which is read by the host during the Status Phase. Class 00 CDBs are 6-byte commands; Class 01 CDBs are 10-byte commands. In each class, the first byte (00) contains the Class Code and the Operation Code. Depending upon the value of this byte, the remaining 5 or 9 bytes contain the Logical Unit Number, Logical Block Address and the Number of Blocks that may be transferred under a single command. Class 01 CDBs also contain a field of Command Specific Bits. The following definitions apply to the fields specified in Tables 3-1 and 3-2. - o Class Code Can be 0 to 7; only 0 and 1 used at this time. - o Operation Code 32 commands allowed for each class (00h thru 1Fh). - o Logical Unit Number Up to eight devices per Controller; WDC allows only two: 00 for Drive 0 and 01 for Drive 1. - o Logical Block Address Class 00 commands contain 21-bit starting block addresses. - o **Number of Blocks -** Variable number of blocks may be transferred under a single command: Class 00 = 256 blocks; 00 value defaults to maximum value. - o Control Byte Last byte reserved; must be zero. ## 3.3.1 Class 00 Command Descriptions Class 00 Commands are 6-byte commands which typically express Read/Write instructions. Table 3-1 shows a typical Class 00 command descriptor format. BYTE/BIT 7 6 5 4 3 2 1 0 00 Class Code OpCode OpCode OpCode OpCode OpCode Indicated Block Address Ad Table 3-1. Class 00 Command Block Format # 3.3.1.1 Class 00 Command Code Summary Table 3-2 lists the codes that are currently used for Class 00 Commands. Table 3-2. Class 00 Command Code Summary | OP CODE | COMMAND | OP CODE | COMMAND | |---------|-----------------|---------|--------------------| | 00h | TEST UNIT READY | 0Fh | TRANSLATE | | 01h | REZERO UNIT | 13h | WRITE BUFFER | | 03h | REQUEST SENSE | 14h | READ BUFFER | | 04h | FORMAT UNIT | 15h | MODE SELECT | | 08h | READ | 1Ah | MODE SENSE | | 0Ah | WRITE | 1Bh | START/STOP UNIT | | 0Bh | SEEK | 1Ch | RECEIVE DIAGNOSTIC | | | | 1Dh | SEND DIAGNOSTIC | #### 3.3.1.2 Test Unit Ready (Op Code 00h) The TEST UNIT READY Command returns zero status if the requested unit is turned on and ready. If not ready, a Check condition will be set in the Completion Status Byte, and the appropriate Error Code is set in the Sense Byte, as described later. The possible Sense Errors are: Drive Not Ready (04h) and Write Fault (03h). The normal bit pattern for the TEST UNIT READY Command is as follows: | BYTE/BIT | 1 | 7 | 1 | 6 | ł | 5 | I<br>I | 4 | 1 | 3 | 1 | 2 | 1 | 1 | 1 | 0 | l<br>i | |----------|-----|---|---|---|---|---|--------|------|-------|------|-----|--------|----------------------------------------|---|---|---|--------| | 00 | . [ | 0 | | 0 | | 0 | ! | 0 | ***** | 0 | | 0 | | 0 | | 0 | - | | 01 | 1 | 0 | | 0 | | 0 | ; | -" | R | ese | rve | d | | | | | _; | | 02 | - | | | | | | F | lese | rve | ed : | | ······ | ······································ | | | | - | | 03 | | | | | | | F | lese | rve | d | | | | · | | | | | 04 | 1 | | | | | | F | lese | rve | :d | | | | | | | - | | 05 | | | | | | | P | lese | rve | d. | | | | | | | | #### 3.3.1.3 Rezero Unit (Op Code 01h) The REZERO UNIT Command sets the selected drive to Track 0, then sends Completion Status. Possible Sense Errors are: No Seek Complete (02h); Drive Not Ready (04h); No Track Zero (06h). The normal bit pattern for the REZERO UNIT Command is as follows: | BYTE/BIT | ! | 7 | 1 | 6 | 5 | 1 | 4 | 1 | 3 | 1 | 2 | 1 | 1 | <b>1</b><br>1 | 0 | ! | |----------|---|---|---|---|---|---|------|-----|------|-----|---|---|---|---------------|---|-----| | 00 | | 0 | | 0 | 0 | 1 | 0 | | 0 | | 0 | | 0 | | 1 | _; | | 01 | | 0 | | 0 | 0 | ; | | R | ese | rve | d | | | | | | | 02 | | | | | | F | lese | rve | :d | | | | | | | | | 03 | 1 | | | | | F | lese | rve | d | | | | | | | - 1 | | 04 | 1 | | | | | F | lese | rve | ed . | | | | | | | | | 05 | | | | | | F | lese | rve | ed . | | | | | | | | ## 3.3.1.4 Request Sense (Op Code 03h) The REQUEST SENSE Command is issued by the host when the CHECK bit is set in the Completion Status Byte which is sent to the host at the end of each Command cycle. Refer to paragraphs 3.2.4 through 3.2.6 for a discussion of the Error Sensing information exchange between the DTC and WDC which results. ## 3.3.1.5 Format Unit (Op Code 04h) The FORMAT UNIT Command formats all sectors with ID and data fields in accordance with the selected interleave factor. The WDC writes from index to index the ID and data fields with a block size as specified by an immediately preceding MODE SELECT Command. If no MODE SELECT Command has been executed, the block size from the previous block data is used. On unformatted or "bad format" disks (SENSE = 1Ch following a READ Command), a MODE SELECT Command is required prior to the FORMAT UNIT Command. Unless otherwise specified in the FORMAT UNIT Command, data fields are completely written with 6Ch. The command structure and significance of the fields are as follows: | BYTE/BIT | 1 | 7 | 1 | 6 | !<br>! | 5 | 1 | 4 | t<br>I | 3 | ţ | 2 | 1 | 1 | 1 | 0 ; | |----------|----|-----|-----|----|--------|-------|-----|------|--------|-----|-----|-------|---|------|----|-------| | 00 | | 0 | | 0 | | 0 | 1 | 0 | | 0 | | 1 | | 0 | | 0 ; | | 01 | L | ogi | cal | Un | it | No. | ¦D | ata | ¦C | mpl | ti | List | F | orma | at | Bits | | 02 | | | | | | | | ta I | | | | | | | | ı | | 03 | (1 | MSB | ) | | | | I | ntei | rle | ave | | | | | | 1 | | 04 | | | | | | | I | nte | rle | ave | | | | | | (MSB) | | 05 | 1 | | | | ( | Conti | rol | Byt | :e | (Re | sei | rved) | | | | | - a. **Bad Block** Field, Byte 01<4..0>: Specifies the format of the bad block list for defect skipping: - o Data bit <4> is set to alert the WDC that a list of bad areas is forthcoming and that defect skipping is to take place; if bit is not set, formatting is accomplished with no user supplied data. - o **Complete List** bit <3> is set to specify that all of the known defects on the drive are contained in the bad block list, which must be less than 1024 bytes long. - o **Define Format** bits $\langle 2...0 \rangle$ , in the following combinations only (Data bit $\langle 4 \rangle = 1$ ): - $0\ 0\ 0$ = Default. - $0\ 1\ 0$ = Format with data fill byte (6Ch). - 1 1 0 = Use Cyl/Head/Byte Count format in data list. - 1 1 1 = Use data pattern defined by FORMAT UNIT Byte 02. - b. Data Pattern Field, Byte 02<7..0>: contains the defect list whose format is established by Byte 01<2..0>, above. The list, which is limited to 1024 bytes so it can fit into the available buffer space, includes the physical coordinates of known media flaws, in ascending order of cylinder, head, and bytes from Index. If defects are not presented to the WDC in ascending order, a Bad Argument Error (24h) is reported. The following is the defect list format: | BYTE/BIT | 7 6 5 4 3 2 1 0 | ł | |----------|-------------------------------------------|------------| | 00 | Reserved | | | 01 | Reserved | _ | | 02 | (MSB) Length of Defect List in Bytes (8N) | _; | | 03 | " (LSB) | ) <br> | | 04 | (MSB) Cylinder Number of Defect #1 | _; | | 05 | 11 | _ | | 06 | Cylinder Number of Defect #1 (LSB) | ) ; | | 07 | Head Number of Defect #1 | _ | | 08 | (MSB) Bytes from Index | _; | | 09 | 11 | _; | | 10 | 1 | | | 11 | Bytes from Index (LSB) | <b>)</b> ; | | 8N-4 to | I | | | 8N+3 | Nth Defect | _ ; | c. Interleave Field, Bytes 03,04: The WDC does not require interleaving because of its high-speed buffer control. ### 3.3.1.6 Read (Op Code 08h) The READ Command transfers to the DTC the specified number of blocks starting at the specified Logical Block Address. The WDC verifies that the Seek Address is valid and causes a Seek to the specified address. When Seek Complete occurs, the WDC reads the starting address data field into the buffer, checks ECC and begins DMA data transfer. Data transfer continues until the block count is decremented to zero. ON a data ECC error, the block is re-read up to five times before correction is attempted. Correction is done directly into the data buffer, transparent to the host. The bit pattern of the READ Command is as follows: | BYTE/BIT | 1 | 7 | - | 6 | - | 5 | 1 | 4 | i | 3 | 1 | 2 | f<br>1 | 1 | 1 | 0 | | |----------|---|-----|-----|----|----|------|-----|-------|-----|-----|-----|-----|--------|-----|-----|-----|----------| | 00 | ! | 0 | | 0 | | 0 | 1 | 0 | | 1 | | 0 | | 0 | | 0 | | | 01 | L | ogi | cal | Un | it | No. | ; ( | MSB | ) | Log | ica | 1 B | loc | k A | ddr | ess | | | 02 | | | | | | Log | ica | al B. | loc | k A | ddr | ess | | | | | | | 03 | Ī | | | | | Log | ica | al B | loc | k A | ddr | ess | | | ( | LSB | <u>)</u> | | 04 | | | | | | | F | lese | .VE | ed | | | | | | | | | 05 | - | | | | ( | Cont | rol | Byt | æ | (Re | ser | ved | ) | | | | | ## 3.3.1.7 Write (Op Code OAh) The WRITE Command transfers to the target drive the specified number of blocks starting at the specified Logical Block Address. The WDC verifies that the Seek Address is valid and Causes a Seek to the specified starting block. When Seek Complete occurs, the WDC transfers the first block into its buffer and writes its buffered data and its associated ECC into the first logical sector. Subsequent data blocks are transferred as available from the FIFO buffer until the block count is decremented to zero. The WDC also supports extended READ and WRITE Commands using the Class 01 CDB format, described later. The bit pattern of the WRITE Command is as follows: | BYTE/BIT | <u> </u> | 7 | 1 | 6 | ;<br>1 | 5 | 1 | 4 | 1 | 3 | <br> | 2 | 1 | 1 | - ! | 0 ; | |----------|----------|-----|-----|----|--------|------|--------|-------|----------------|-----|------|-----|-----|-----|-----|------| | 00 | | 0 | | 0 | | 0 | l<br>t | 0 | | 1 | | 0 | | 1 | | 0 | | 01 | I | ogi | cal | Un | it | No. | ( | MSB | ) | Log | ica | 1 B | loc | k A | ddr | ess | | 02 | | | | | | Log: | ica | ıl B | $\overline{l}$ | k A | ddr | ess | | | | 1 | | 03 | | | - | | | Log: | ica | l B | $\overline{l}$ | k A | ddr | ess | | | ( | LSB) | | 04 | | | | | | | F | lese: | rve | ed | • | | | | | . 1 | | 05 | | | | | ( | Cont | rol | By | te | (Re | ser | ved | ) | | | 1 | #### 3.3.1.8 Seek (Op Code 0Bh) The SEEK Command causes the selected drive to seek to the specified starting address. Immediately after the Seek pulses are issued and head motion starts, the WDC returns Completion Status. If the WDC receives another command while seek is in progress, it returns a Completion Status of BUSY; this allows the host to use the SCSI bus to do other processing while waiting for Seek Complete. The WDC uses an implied Seek on READ, WRITE and SEARCH commands, making it unnecessary to issue a SEEK command with each operation. Whenever overlapped operations are desired, the SEEK command must be used, and INTENDO (bit 4) or INTEND1 (bit 5) in Control Register I/O Address CC0007 must be set. Setting this bit causes the DTC to check CC0007 bit 6 (INTD 0) or 7 (INTD 1) for Seek Complete Interrupt Status before executing an RTE instruction. The appropriate interrupt status bit is reset before the overlapping interrupt is in service; the host is thus prevented from being re-interrupted by the Seek routine when it is completed. The overlapped operations feature may be used only with buffered-seek type drives (checked with the Mode Sense Command). The bit pattern of the SEEK Command is as follows: | BYTE/BIT | 1 | 7 | l<br>t | 6 | l | 5 | t<br>F | 4 | 1 | 3 | 1 | 2 | 1 | 1 | 1 | 0 ; | |----------|-----|-----|--------|----|----|------|--------|-------|-----|-----|-----|-----|------------------|-----|-----|----------| | 00 | 1 | 0 | | 0 | | 0 | ! | 0 | • | 1 | | 0 | | 1 | | 1 | | 01 | L | ogi | cal | Un | it | No. | 1 ( | MSB | ) | Log | ica | l B | $\overline{loc}$ | k A | ddr | ess | | 02 | 1 - | | | | | | | ıl B | | | | | | | | | | 03 | | | | | | Log | ica | ıl B | loc | k A | ddr | ess | | | ( | LSB) | | 04 | | | | | | | F | lese: | rve | ed | | | | | | | | 05 | | | | | ( | Cont | rol | . By | te | (Re | ser | ved | ) | | | <u> </u> | #### 3.3.1.9 Translate (Op Code OFh) The TRANSLATE command translates a Logical Block Address (LBA) into a physical location and returns the physical address to the DTC in a cylinder/head/bytes from Index format. If LBA is used to build a defect list for the FORMAT UNIT command, eight bytes are required. If there is a data error in the LBA field, a CHECK status is returned in Completion Status. It is then necessary to TRANSLATE the blocks before and after the targeted block to determine the location of the target block. The bit pattern of TRANSLATE is as follows: | BYTE/BIT | I<br>I | 7 | 1 | 6 | !<br>! | 5 | | 4 | • • | 3 | 1 | 2 | ! | 1 | 1 | 0 | |----------|----------|-----|-----|----|--------|-------|-----|-----|------------------|-----|-----|-----|------------------|-----|-----|------| | 00 | I I | 0 | | 0 | | 0 | ; | 0 | | 1 | | 1 | | 1 | | 1 | | 01 | I | ogi | cal | Un | it | No. | 1( | MSB | ) | Log | ica | l B | $\overline{loc}$ | k A | ddr | ess | | 02 | | | | • | | Log: | ica | l B | loc | k A | ddr | ess | | | | | | 03 | | | | | | Log: | ica | 1 B | $\overline{loc}$ | k A | ddr | ess | | | ( | LSB) | | 04 | <u> </u> | | | | | | | ese | | | | | | | | | | 05 | | | | | ( | Conti | rol | By | te | (Re | ser | ved | ) | | | | ## 3.3.1.10 Write Data Buffer (Op Code 13h) The WRITE DATA BUFFER command is used by the host during diagnostics to fill the Input Buffer with 1K-bytes of data. The bit pattern for WRITE DATA BUFFER is as follows: | BYTE/BIT | 1 | 7 | 1 | 6 | 1 | 5 | l<br>I | 4 | †<br>† | 3 | 1 | 2 | (<br>} | 1 | 1 | 0 | ! | |----------|----|-----|-----|-----|----|------|--------|------|--------|--------------|-----|-----|--------|---|---|---|-----------| | 00 | | 0 | | 0 | | 0 | 1 | 1 | | 0 . | • | 0 | | 1 | | 1 | - | | 01 | L | ogi | cal | Un. | it | No. | į. | | | R | ese | rve | d | | | | - | | 02 | Ī | | | | | | R | lese | rve | d | | | | - | | | - | | 03 | 1. | | | | | | R | ese | rve | $\mathbf{d}$ | | | | | | | $\exists$ | | 04 | | | | | | | R | ese | rve | d | | | | | | | ٦<br>¡ | | 05 | | | | | ( | Cont | rol | By | te | (Re | ser | ved | ) | | | | - | #### 3.3.1.11 Read Buffer RAM (Op Code 14h) The READ BUFFER RAM command is used by the host to fill the Output Buffer with 1k-bytes of data for diagnostic purposes. Although data remains in the buffer after normal operations begin, it is undefined until overwritten with significant data. The bit pattern for the READ BUFFER RAM is as follows: | BYTE/BIT | l<br>L | 7 | 1 | 6 | 1 | 5 | f.<br>1 | 4 | ' [<br>] | 3 | - 1<br>1 | 2 | i | 1 | . ł | 0 | 1 | |----------|--------|-----|-----|-----|----|-------|---------|-----|----------|-----|----------|-----|-------------------------|---|-----|---|---| | 00 | | 0 | | 0 | | 0 | ; | 1 | | 0 | | 1 | | 0 | | 0 | | | 01 | L | ogi | cal | Un: | it | No. | ! | | | R | ese | rve | $\overline{\mathbf{d}}$ | | | | | | 02 | | | | | | | R | ese | rve | d | | | | | | | - | | 03 | | | | | | | R | ese | rve | d | | | | | | | - | | 04 | 1 | | | | | | R | ese | rve | d | | | | | | | - | | 05 | | | | | ( | Conti | rol | By | te | (Re | ser | ved | ) | | | | | ## 3.3.1.12 Mode Select (Op Code 15h) The MODE SELECT command always precedes the FORMAT UNIT command; it specifies the formatting parameters. When the SENSE byte returns a "blown format" Error Code (1Ch), MODE SELECT can be used to inform the WDC about the Drive information. The Drive should be backed up and reformatted. The bit pattern and bit significance for MODE SELECT are as follows: 3-19 M8158A | BYTE/BIT | <u> </u> | 7 | 1 | 6 | )<br>] | 5_ | 1 | 4 | 1 | 3 | 1 | 2 | 1 | 1 | ! | 0 | I | |----------|----------|-----|-----|-----|--------|------|-----|------|-----|-----|-----|-----|---|---|---|---|---| | 00 | f<br>1 | 0 | | 0 | | 0 | 1 | 1 | | 0 | | 1 | | 0 | | 1 | | | 01 | L | ogi | cal | Un. | it | No. | ! | | | R | ese | rve | d | | | | | | 02 | Ī | | | | | | F | lese | rve | :d | | | | | | | | | 03 | | | | | | | F | lese | rve | d | | | | | | | | | 04 | | | | | | Nur | nbe | er o | f B | yte | S | | | | | | | | 05 | | | | | ( | Cont | rol | By | te | (Re | ser | ved | ) | | | | | Byte 04 of the MODE SELECT command specifies the number of information bytes to be passed with the command, a minimum of 12 bytes (0Ch). If Drive parameters are being specified, the count is 22 bytes (16h). The Extent Descriptor List and the Drive Parameter List are a single data block of 8 bytes and 10 bytes, respectively. Byte 04 consists of the following: a. Mode Select Parameter List (4 Bytes): The first three bytes are reserved; the fourth byte specifies the length in bytes of the Extent Descriptor List (always 8 bytes in this application). The bit pattern for the Mode Select Parameter List is as follows: | BYTE/BIT | \$<br>! | 7 | ł | 6 | ! | 5 | 1 | 4 | i<br>I | 3 | f . | 2 | 1 | 1 | 1 | 0 | i | |----------|---------|---|-----|----|----|-----|-----|------|--------|------|-----|-----|-----|----|---|---|---| | 00 | | | | | | - | F | lese | rve | d | - | | | | | | | | 01 | | | | | | | F | ese | rve | :d | | | | | | | 1 | | 02 | | | | | | | F | lese | rve | ed . | • | | | | | | | | 03 | | L | eng | th | of | Ext | ent | De | scr | ipt | or | Lis | t = | 08 | h | | 1 | b. Extent Descriptor List (8 Bytes): Byte 00 specifies the data density of the Drive; must be zero = FM density. Bytes 01 thru 04 are zero = reserved. Bytes 5 thru 7 specify Data Block Size = 256, 512 or 1024 bytes; any other value will return a SENSE byte CHECK status with a "Bad Argument" Error Code (24h). The Extent Descriptor List bit pattern is as follows: | BYTE/BIT | 7 6 5 4 3 2 1 0 | |----------|-------------------------------| | 00 | Density Code | | 01 | Reserved | | 02 | Reserved | | 03 | Reserved | | 04 | Reserved | | 05 | (MSB) Block Size | | 06 | Block Size | | 07 | Block Size (LSB) | c. Driver Parameter List (10 Bytes): An optional feature; if present, must include all the data necessary to specify a Drive, within the limits stated. If data is not supplied or is incomplete, previously supplied values will be used if available; if not, the following default values will be used. | BYTE/BIT | <b>7</b> 1 | 6 | 5 | - I | 4 | 1 | 3 | !<br>1 | 2 | 1 | 1 | . [ | 0 ; | |----------|------------|-----|-------|------|------|-----|-----|--------|-----|-----|---|-----|--------| | 00 | ! | | List | For | mat | Co | de | = 0 | 1 | | | | | | 01 | (MSB) | | ( | Cyli | nde: | r C | oun | t | | | | | i | | 02 | 1 | | . ( | Cyli | nde | r C | oun | t | | | | ( | LSB) | | 03 | 1 | | Dá | ata | Head | d C | oun | t | | | | | 1 | | 04 | (MSB) | Red | uced | Wri | te ( | Cur | ren | t C | yli | nde | r | | i<br>I | | 05 | 1 | Red | uced | Wri | te | Cur | ren | t C | yli | nde | r | ( | LSB) | | 06 | (MSB) | Wri | te Pi | reco | mpe | nsa | tio | n C | yli | nde | r | | | | 07 | 1 | Wri | te Pi | reco | mpei | nsa | tio | n C | yli | nde | r | ( | LSB) | | 08 | | | Lá | andi | ng : | Zon | e P | osi | tio | n | | | 1 | | 09 | <u> </u> | St | ep Pı | ılse | Out | tpu | t R | ate | Co | de | | | 1 | - o List Format Code = Always 01. - O Cylinder Count = Number of data cylinders on the Drive: Minimum=1; Maximum=2048; Default=306. - o Data Head Count = Number of usable data heads (numbered 0-15) Default=2; must use Reduced Write Current line to select heads numbered 8-15. - o Reduced Write Current Cylinder = Cylinder number beyond which the WDC asserts the Reduced Write Current line. Minimum=0; Maximum= 2047; Default=150. (See also Data Head Count description.) - o Write Precomposition Cylinder = Cylinder beyond which the WDC compensates for inner track bit shift; field ignored by controller; value set by jumpers JMP B and JMP C, as follows: Pos 1C-2C: Wrt Precomp Cyl = Red Wrt Curr Cyl (Cannot be used for Drives with more than 8 heads) Pos 1A-2A: Wrt Precomp always off. Pos 1B-2B: Wrt Precomp always on. - o Landing Zone Position = Used with START/STOP command to indicate the direction and number of cylinders from the last (or first) data cylinder to the shipping position. MSB=0=Landing Zone outside highest track; MSB=1=Landing Zone outside Track 0; Bits <6..0> give the number of cylinders. Default=0 (land on highest, innermost track). - o **Step Pulse Output Rate Code** = Timing of Seek steps: 00=Non Buffered Seek--3.0 msec rate (per ST-506); 01=Buffered Seek--28 usec rate (per ST-412); 02=Buffered Seek--12 usec rate. ### 3.3.1.13 Mode Sense (Op Code 1Ah) The MODE SENSE command is used to interrogate the Device Parameter table (paragraph 3.3.1.12) to determine the specific characteristics of the attached Disk Drive(s). If the Drive was not formatted by the WDC, a Blown Format Error (1Ch) will be returned. The bit pattern and significance of MODE SENSE are as follows: | BYTE/BIT | | - 1 | 6 | 1 | 5 | 1 | 4 | 1 | 3 | 1 | 2 | ; | 1 | i<br>I | 0 | | |----------|-----|------|----|----|-------|-----|------|-----|-----------|-----|-----|----|---|--------|---|-----------| | 00 | 0 | | 0 | | 0 | 1 | 1 | | 1 | | 0 | | 1 | | 0 | <br> <br> | | 01 | Log | ical | Un | it | No. | 1 | | | | Res | erv | ed | | | | | | 02 | | | | | | R | lese | rve | <u>.d</u> | | | | | | | | | 03 | 1 | | | | | R | ese | rve | d | | | | | | | | | 04 | 1 | | | Nı | mbe: | r c | f B | yte | s R | etu | rne | d | | | | | | 05 | 1 | | | ( | Cont: | rol | Ву | te | (Re | ser | ved | .) | | | | | Byte 04 of the MODE SENSE command specifies the number of data bytes to be returned from the command, a minimum of 12 bytes (0Ch). If Drive parameters are being specified, the count is 22 bytes (16h). The Parameter List, Extent Descriptor List and the Drive Parameter List (if requested) are used here in the same way as they are used for MODE SELECT (paragraph 3.3.1.12). #### 3.3.1.14 Start/Stop (Op Code 1Bh) The START/STOP command is used on drives with a designated shipping or landing zone. A STOP command positions the head to the Landing Zone Position designated by the Mode Parameter List in the MODE SELECT command. If the command is START, bit Byte 04<1> must be set; otherwise it is a STOP command. The bit pattern for the START/STOP command is as follows: | BYTE/BIT | 1 | 7 | 1 | 6 | <br> | _ 5 | 1 | 4 | t i | 3 | 4 | 2 | ] | 1 | 1 | 0 : | |----------|---|-----|-----|----|------|------|--------|------|-----|--------------|------|-----|----|---|-------------|--------| | 00 | | 0 | | 0 | | 0 | l<br>I | 1 | | 1 | | 0 | | 1 | | 1 | | 01 | L | ogi | cal | Un | it | No. | 1 | | | | Res | erv | ed | | | 1 | | 02 | | | | | | | F | lese | rve | $\mathbf{d}$ | | | | | <del></del> | 1 | | 03 | 1 | | | | | | F | lese | rve | d | | | | | | | | 04 | | | | | | | F | lese | rve | $\mathbf{d}$ | | | | | St | /Stp | | 05 | 1 | | | | ( | Cont | rol | By | te | (Re | eser | ved | ) | | _ | l<br>I | # 3.3.1.15 Receive Diagnostic Result (Op Code 1Ch) The RECEIVE DIAGNOSTIC RESULT command sends analysis data to the host immediately after completion of a SEND DIAGNOSTIC command which initiated the dump. The bit pattern and significance of the RECEIVE DIAGNOSTIC RESULT command are as follows: | BYTE/BIT | ! | 7 | 1 | 6 | 1 | 5 | 1 | 4 | 1 | 3 | 1 | 2 | : | 1 | ľ | 0 | ! | |----------|----|-----|-----|----|----|-------|-----|-----|----------------------------------------|-----|-----|-----|-------------|----------------|---|-------|--------------| | 00 | 1 | 0 | | 0 | | 0 | 1 | 1 | ······································ | 1 | | 1 | | 0 | | 0 | | | 01 | L | ogi | cal | Un | it | No. | ! | | | | Res | erv | ed | | | ***** | | | 02 | | | | | | | R | ese | rve | d | | | <del></del> | <del>- :</del> | | | | | 03 | [( | MSB | ) | | | Da | ata | Le | ngt | h | | | | | | | - | | 04 | | | | | | Da | ata | Le | ngt | h | | | | · | ( | LSB | <del>}</del> | | 05 | | | | | ( | Conti | rol | By | te | (Re | ser | ved | ) | | | | | # Dump data sent to the Input Data Buffer is formatted as follows: | BYTE/BIT | 1 7 1 | 6 5 4 3 2 1 | : 0 : | |----------|-------|----------------------------|-------| | 00 | (MSB) | Data Block Length (=0104h) | ! | | 01 | 1 | Data Block Length | (LSB) | | 02 | (MSB) | Starting Address of Dump | | | 03 | | Starting Address of Dump | (LSB) | | 04 | | Dumped Data (xx00) | 1 | | | 1 | | | | 103 | 1 | Dumped Data (xxFF) | 1 | # 3.3.1.16 Send Diagnostic (Op Code 1Dh) The SEND DIAGNOSTIC command sends data to the WDC to specify diagnostic tests for the WDC and peripheral units. The bit pattern and significance of the SEND DIAGNOSTIC command are as follows: | BYTE/BIT | 1 | 7 | 1 | 6 | 1 | 5 | 1 | 4 | 1 | 3 | † | 2 | - | 1 | 1 | 0 | 1 | |----------|----|-----|-----|----|----|------|--------|-----|-----|-----|-----|-----|--------------------------|----------------------------------------|---|-----|----------------| | 00 | 1 | 0 | | 0 | | 0 | I<br>I | 1 | | 1 | | 1 | | 0 | | 1. | 1 | | 01 | IL | ogi | cal | Un | it | No. | İ | | | | Res | erv | $\overline{\mathrm{ed}}$ | | | | | | 02 | | | | | | | R | ese | rve | ed | | | | ~~···································· | | | | | 03 | [( | MSB | ) | | | Da | ata | Le | ngt | h | | 7 | | | | | | | 04 | | | | | | D: | ata | Le | ngt | h | | | | | ( | LSB | <del>)</del> ; | | 05 | | | | | ( | Cont | rol | By | te | (Re | ser | ved | ) . | | | | - | a. Data Length Field, Byte 03: Specifies the length of the data to be sent. Length must be a minimum of four bytes long, and equal to the length of the data block to be passed to the WDC; if the specified length is longer than needed, the excess is ignored. The bit pattern and significance of the data field are as follows: | BYTE/BIT | 17 6 5 4 3 2 1 0 | |----------|-------------------------------------------------| | 00 | Diagnostic Specifier | | 01 | Diagnostic Option or Coded Release Level | | 02 | Low Byte of Patch Starting Address or Qualifier | | 03 | Patch Data Length (00=100h) (N) or Reserved | | 04 | Optional Patch Data | | | | | N+3 | Optional Patch Data | b. Diagnostic Specifier, Byte 00 = The specific function being requested. Patch options 63h and 64h require a data block greater than 4 bytes: 60h - Re-initialize Drive 61h - Dump Hardware Area (4000-40FF) 62h - Dump RAM (8000-80FF) 63h - Patch Hardware Area 64h - Patch RAM 65h - Set Read Error Handling Options c. Diagnostic Option or Coded Release Level, Byte 01 = The subtest or qualifiers specific to the test selected by Byte 00; not checked if the 65h option code is specified. Low Byte of Patch Starting Address, Byte 02 = Starting address in RAM or the memory-mapped registers to be patched; high byte is implicit in the specified diagnostic (Note: A Patch RAM operation with a third byte of Alh will overwrite an area of RAM starting with 80Alh.) **Patch Data Length**, Byte 03 = Number of bytes to be overwritten (from 1 to 256 bytes); 0 = 256. - d. **ECC Options** Field, Byte 02: Specifies the actions to take place upon encountering a ECC check of Option 65h is selected for the Logical Unit Number addressed by the command. Default state is established by WDC Reset and remain in effect until next Reset. - e. Set Read Error Handling Options (Data Block Option Byte 65h): Value 00 = Selects default options where a correctable error is corrected without comment and all data transferred without CHECK status. If the error is not correctable, the WDC transfers the uncorrected data and set CHECK status with an Error Code of 91h. The Valid Address is that of the bad block. **Value 01** = Report all corrections and stop. A correctable error will be corrected and the data transferred, but the operations will stop with a CHECK status and Error Code of 98h. An uncorrectable error is handled as in 00, above. Value 02 = Do not correct. All ECC errors will be treated as uncorrectable except that the Error Code is set to 98h. #### 3.3.2 Class 01 Commands Class 01 Commands are 10-byte commands that express additional Read/Write instructions, and Verify and Search instructions. #### 3.3.2.1 CDB Class 01 Command Code Summary Table 3-3 lists the codes that are currently used for CDB Class 01 commands. Table 3-3. CDB Class 01 Command Code Summary | OP CODE | COMMAND | OP CODE | COMMAND | |---------|---------------|------------|-------------------| | 25 | READ CAPACITY | <b>2</b> E | WRITE AND VERIFY | | 28 | READ | 2F | VERIFY | | 2A | WRITE | 31 | SEARCH DATA EQUAL | # 3.3.2.2 CDB Class 01 Command Block Format Table 3-4 shows a typical Class 01 command descriptor format. BYTE/BIT 6 4 3 00 Class Code OpCode 01 Logical Unit No.: Command Specific Bits 02 (MSB) Logical Block Address 03 Logical Block Address 04 Logical Block Address 05 Logical Block Address (LSB) 06 Reserved 07 Number of Blocks 80 Number of Blocks 09 Control Byte (Reserved) Table 3-4. Class 01 Command Block Format # 3.3.2.3 Read Capacity (Op Code 25h) If CDB Class 01 Byte 08 is 00h, the READ CAPACITY command will return the address of the last block on the unit (a starting address block is not necessary). If Byte 08 is 01h, the READ CAPACITY command will return the address of the block (after the specified starting address) at which a substantial delay in data transfer will be encountered (such as a cylinder boundary. The block address and size of the data to be read are specified in the eight bytes (4 bytes for Block Address; 4 bytes for Block Size in bytes) of the Data Field returned as a result. Any byte value other than 00h or 01h will return a CHECK status with an Error Code of 24h (Invalid Argument). The bit pattern for the READ CAPACITY command is as follows: | BYTE/BIT | 1 7 | 1 | 6 | : 5 | ŧ<br>I | 4 | )<br>1 | 3 | 1 | 2 | 1 | 1 | 1 | 0 ; | |----------|--------|-----|------|-------|--------|------|------------------|-----|-----|-----|-----|----|----|------| | 00 | 0 | | 0 | 1 | !<br>! | 0 | | 0 | | 1 | | 0 | | 1 | | 01 | Logi | cal | Uni | t No. | ! | | R | ese | rve | d | | (R | el | Add) | | 02 | (MSB | ) | | Log | ica | 1 B | $\overline{loc}$ | k A | ddr | ess | | | | | | 03 | ! | | | Log | ica | 1 B | loc | k A | ddr | ess | | | | ! | | 04 | f<br>1 | | | Log | ica | 1 B | loc | k A | ddr | ess | | | | | | 05 | 1 | | | Log | ica | 1 B | loc | k A | ddr | ess | | | (I | SB) | | 06 | 1<br>1 | | | | R | ese | rve | d | | | | | | 1 | | 07 | 1 | | | | R | ese | rve | d | | | | | | | | 80 | | | Full | or P | art | ial | Me | dia | In | dic | ato | r | | 1 | | 09 | 1 | | | Co | ntr | ol : | Byt | e ( | Res | erv | ed) | | | 1 | #### 3.3.2.4 Read (Op Code 28h) The READ command for Class 01 operations is the same as for Class 00 operations, described in paragraph 3.3.1.6. #### 3.3.2.5 Write (Op Code 2A) The WRITE command for Class 01 operations is the same as for Class 00 operations, described in paragraph 3.3.1.7. #### 3.3.2.6 Write and Verify (Op Code 2Eh) The WRITE AND VERIFY command for Class 01 operations is similar to the WRITE function for Class 00, in that data is written in the specified number of blocks (64K for Class 01; 256 for Class 00). In this command, the written data is then verified block by block. No data is transferred to the host; hence, correctable data checks are treated the same as uncorrectable data checks. The bit pattern for the WRITE AND VERIFY command is as follows: | BYTE/BIT | 7 6 | ; 5 | ; 4 | ; 3 | | 2 | ! | 1 | 1 | 0 ; | | | |----------|-----------|------------------|--------|-------|------|-----|----|---|----|--------|--|--| | 00 | 0 0 | 1 | 1 0 | 1 | | 1 | | 1 | | 0 ; | | | | 01 | Logical ( | Jnit No | • | | Res | erv | ed | | | | | | | 02 | (MSB) | Log | ical E | lock | Addr | ess | | | | ! | | | | 03 | | Log | ical E | lock | Addr | ess | | | | 1 | | | | 04 | | Log | ical E | lock | Addr | ess | | | | ! | | | | 05 | | Log | ical E | lock | Addr | ess | | | (L | SB) | | | | 06 | 1 | | Rese | rved | | | | | | ! | | | | 07 | | N | umber | of Bl | ocks | | | | | i<br>1 | | | | 08 | | Number of Blocks | | | | | | | | | | | | 09 | | Cont: | rol By | te (R | eser | ved | ) | | | ! | | | ## 3.3.2.7 Verify (Op Code 2Fh) The VERIFY command is similar to the WRITE AND VERIFY command (Op Code 2Eh), except that VERIFY checks the ECC of an already existing set of data blocks. It is up to the host to provide data for rewriting and correcting if an error is detected. The bit pattern for VERIFY is as follows: | BYTE/BIT | 1 7 | 1 | 6 | - [ | 5 | i<br>1 | 4 | i<br>i | 3 | ŀ | 2 | ! | 1 | 1 | 0 ¦ | |----------|--------|-----|-----|-----|-----|--------|-----|------------------|-----|-----|-----|----|--------------|----|--------| | 00 | 0 | | 0 | | 1 | 1 | 0 | | 1 | | 1 | | 1 | | 1 | | 01 | Log: | ica | 1 U | nit | No | • 1 | | | | Res | erv | ed | | | !<br>! | | 02 | (MSB | ) | | | Log | ica | l B | $\overline{loc}$ | k A | ddr | ess | | | | ! | | 03 | 1 | | | | Log | ica | l B | $\overline{loc}$ | k A | ddr | ess | | ************ | | f<br>1 | | 04 | | | | | Log | ica | 1 B | $\overline{l}$ | k A | ddr | ess | , | | | 1 | | 05 | 1 | | | | Log | ica | 1 B | loc | k A | ddr | ess | | | (I | SB) | | 06 | 1 | | | | | R | ese | rve | d | | | | | | 1 | | 07 | 1 | | | | N | umb | er | of | Blo | cks | | | | | ! | | 08 | t<br>I | | | | N | umb | er | of | Blo | cks | | · | | | | | 09 | 1 | | | С | ont | rol | By | te | (Re | ser | ved | ) | | | - | #### 3.3.2.8 Search Data Equal (Op Code 31h) The SEARCH DATA EQUAL command provides for a search and compare-on-equal of any data on the disk, by using indexed access methods for rapidly searching for record key fields. When a SEARCH is satisfied, it will terminate with a Condition Met Status. A REQUEST SENSE command can then be issued to determine the block address of the matching record, and reported as follows: - o An EQUAL setting of the SENSE byte will be reported. - o The Address Valid bit in the SENSE byte will be set (= 1). - o The address of the block containing the first matching record will be reported in the Information Bytes in the SENSE byte. Following an unsuccessful SEARCH (terminating in an inequality), the following is reported: - o A Error Code of 00 (NO SENSE) is sent, provided there are no other errors. - o The Address Valid bit in the SENSE byte is not set (= 0) The bit pattern and significance of the SEARCH DATA EQUAL command are as follows: | BYTE/BIT | 7 6 5 4 3 2 1 | 1 0 1 | |----------|---------------------------------|-------| | 00 | | 1 | | 01 | Logical Unit No. Invrt Reserved | 1 | | 02 | (MSB) Logical Block Address | 1 | | 03 | Logical Block Address | 1 | | 04 | Logical Block Address | | | 05 | Logical Block Address | (LSB) | | 06 | Reserved | | | 07 | Number of Blocks | | | 08 | Number of Blocks | 1 | | 09 | Control Byte (Reserved) | ! | a. Invert, Byte 01<4> = Inverts the sense of the search comparison operation. With Invert ON, the first block not-equal will return a "matching" response; also, SEARCH DATA HIGH and SEARCH DATA LOW returns would be reversed. 3-27 M8158A b. The argument following a SEARCH command is as follows: | BYTE/BIT | 7 : | 6 5 4 3 2 1 | 1 0 1 | |----------|----------|---------------------------|-------| | 00 | (MSB) | Record Size | | | 01 | 1 | Record Size | 1 | | 02 | | Record Size | 1 | | 03 | | Record Size | (LSB) | | 04 | (MSB) | First Record Offset | 1 | | 05 | 1 | First Record Offset | 1 | | 06 | <br> | First Record Offset | | | 07 | | First Record Offset | (LSB) | | 08 | (MSB) | Number of Records | 1 | | 09 | 1 | Number of Records | 1 | | 10 | | Number of Records | | | 11 | | Number of Records | (LSB) | | 12 | (MSB) | Search Argument Length | · I | | 13 | <u> </u> | Search Argument Length | (LSB) | | 14 | (MSB) | Search Field Displacement | ! | | 15 | 1 | Search Field Displacement | ! | | 16 | <u> </u> | Search Field Displacement | | | 17 | <u> </u> | Search Field Displacement | (LSB) | | 18 | (MSB) | Pattern Length | 1 | | 19 | 1 | Pattern Length | (LSB) | | 20 | (MSB) | Data Pattern | | | M+19 | (MSB) | Data Pattern | (LSB) | - o **Record Size** Field, Bytes 00-03 = Bytes specified must equal blocksize or zero (the format block size). - o First Record Offset Field, Bytes 04-07 = Field must be zero. - Number of Records Field, Bytes 08-11 = Number of blocks must be more than zero and equal to or less than the number of blocks specified in the SEARCH command. SEARCH terminates upon a match or when the specified block size is reached. - o **Search Argument Length** Field, Bytes 12-13 = Number of bytes in the SEARCH argument; must = pattern length + 6. - o Search Field Displacement Field, Bytes 14-17 = Must be zero. - o **Pattern Length** Field, Bytes 18-19 = Number of bytes specified in the following Data Pattern to be compared with an equal size field in each record. - o **Data Pattern** Field, Bytes 20-M+19 = Variable length field of M bytes, where M = block size. #### SECTION 4 #### MAINTENANCE #### 4.1 PREVENTIVE MAINTENANCE Maintenance of the WDC consists of general cleaning, which should be accomplished along with scheduled maintenance on the host system. Cleaning of the WDC is done in the following manner: #### CAUTION Do not use abrasive cleaners and chemical cleaning agents that contain acetone, toluene, xylene, or benzene. These cleaners may cause equipment damage that requires major repair. ESD sensitivity requires proper handling of boards. - 1. Use a soft bristle brush to clean dust from the surface of the printed circuit board. - 2. Use a lint-free cloth dampened with a solution of 90 percent isopropyl alcohol to clean non-electrical surfaces. ## 4.2 CORRECTIVE MAINTENANCE The following paragraphs describe power-up initialization and self-test, and the system diagnostics for the WDC. Failure of the self-tests or system diagnostics requires that the WDC be repaired using the maintenance data furnished in Appendix A (single-board WDC) and Appendix B (two-board WDC). Refer to Section 2 for descriptions and pinouts of the one- and two-board WDC interfaces. #### 4.2.1 Power-Up Initialization and Self-Test Upon power-up or any reset, WDC firmware performs a basic test of hardware which is crucial to correct operation of the controller. Memory bus accesses to on-board buffer RAM will be disabled from the time the reset occurs until successful completion of all of the self-tests. 4-1 M8158A In each test, the firmware does a loop on the section of the test that failed, from the start of the test to the point at which an error was detected. The following logic is tested at power up: - 1. Microprocessor ALU, Registers, and Status Lines - 2. Adapter Section Control Logic, Arbitration Logic and Status Registers - 3. SCSI Transceivers and Latches - 4. Winchester and Bus Controllers and Buffers The WDC self-test sequence is performed during the reset phase (approximately one second long) of a cold start (or emergency) power-up sequence. If the connected drive(s) is (are) not ready after the 20-second initialization timeout, the drive parameter information is not read. Failure of the self-tests causes the "Self-Test Failed" bit in a Class 01 Error Code to be set. #### 4.2.2 System Diagnostics The WDC can be tested by the BOSS IX system by performing appropriate READ/WRITE operations on the various I/O data registers, data buffers and data paths in the WDC. Verify that the jumper and switch connections are as specified in Section 2 of this manual. #### 4.2.2.1 Register and Buffer Tests These tests are executed by performing a programmed WRITE to location CC0008 in the Bus Free Phase with DMA disabled. Data is routed through the Upper Output Data Register and the Output Buffer into the Input Buffer. Next, a programmed READ operation to location CC0008 is performed. Data is transferred from the Input Buffer through the Lower Input Data Register to the EBUS. The BOSS IX system monitors the results. #### 4.2.2.2 DMA and Interrupt Logic Tests The DMA and Interrupt arbitration logic is tested by first initiating a bus request by doing a "dummy" programmed I/O WRITE to location CC0008 when DMA is enabled during the Bus Free Phase. The CC00008 data is loaded into the Upper BOSS IX system Transceiver, followed by the loading of the Lower BOSS IX system Transceiver. The data is then transferred sequentially through the Upper and Lower SCSI Bus Transceivers to the SCSI Bus. At the same time the Lower SCSI Bus Transceiver is being loaded, the BOSS IX system is performing a programmed I/O READ on the Upper SCSI Bus Transceiver. Next, another programmed I/O WRITE to location CC0008 is performed, which causes the above cycle to be repeated. The operation is repeated as many times as desired, with the address counters being incremented at the end of each DMA cycle. #### 4.2.3 WDC Adjustments Following a WDC repair procedure, the WDC Data Separator must be adjusted as described in the paragraphs that follow. ### 4.2.3.1 Test Equipment Required The recommended test equipment is as follows: - a. 100 MHz dual channel oscilloscope (Tektronix 465 or equivalent) - b. 50 MHz frequency counter - c. 50 MHz function generator - d. +/-0.5% DUM - e. BOSS IX System to power up and reset the WDC board ## 4.2.3.2 Data Separator Adjustment - 1. Verify that the jumper and switch setitings are as specified in Section 2 of this manual. - 2. Apply power to the WDC board. - 3. Reset the WDC board through a manual hard reset or soft reset. The soft reset can be executed by loading WDAFS and using command "CC" - 4. Provide a TTL signal at pin 7C-10 with a period fo 400 ns. The duty cycle can be approximately 50%. - 5. Adjust pot R32 for a positive pulse width of 250 ns ±5% at pin 7C-5/TP11. - 6. Ground pin 6C-2. - 7. Adjust R19 for a VCO frequency of 10 MHz ±1% at TP3. Use a counter for this measurement. - 8. Remove ground from 6C-2. 4-3 M8158A ## NOTES M8158A 4-4 #### SECTION 5 #### REMOVAL/REPLACEMENT There are no specific removal/replacement procedures for the WDC. The PCBA is removed the same as any other PCBA. When installing the WDC, observe the correct jumper and DIP switch settings and the correct card placement in accordance with instructions in Section 2 of this manual. 5-1 M8158A ## NOTES M8158A 5-2 #### APPENDIX A #### SINGLE-BOARD WDC MAINTENANCE AIDS The following Programmed Logic Array (PAL) information, interface data, parts list data and logic diagrams for the single-board WDC, part number 903496 are provided to aid in clarifying the operation of the WDC and assist in the maintenance of the PCBA: | INFORMATION | FIGURE | TABLE | |--------------------------------------------------------|--------|-------| | BOSS IX System WRITE Operation Timing Diagram | A-1 | | | BOSS IX System READ Operation Timing Diagram | A-2 | | | BOSS IX System to WDC Programmed I/O PAL State Diagram | A-3 | | | WDC to BOSS IX System Programmed DMA PAL State Diagram | A-4 | | | BOSS IX System to WDC PAL Signal Listing | | A-1 | | DMA WRITE Operation Timing Diagram | A-5 | | | WDC to BOSS IX System Programmed I/O PAL State Diagram | A-6 | | | WDC to BOSS IX System Programmed DMA PAL State Diagram | A-7 | | | WDC to BOSS IX System PAL Signal Listing | | A-2 | | Address PAL and Arbitration PAL Signal Listing | | A-3 | | Interrupt PAL State Diagram and Signal Listing | A-8 | | | Microprocessor Memory and I/O Addressing Map | | A-4 | | BOSS IX System I/O Bus (EBUS) Interface Signal | | | | Descriptions | | A-5 | | SCSI Interface Signal Descriptions | | A-6 | | Drive Interface Signal Descriptions | | A-7 | | List of WDC Mnemonics | | A-8 | | Part No. 903496, Parts Location Diagram | A-9 | | | Part No. 903496-001, List of Parts (3 Sheets) | | A-9 | | Part No. 903496-002, List of Parts (3 Sheets) | | A-10 | | Part No. 903496. Schematic Diagram (12 Sheets) | A-10 | | #### NOTE The PAL state diagrams and equations in this appendix are provided for reference purposes only and will not be maintained. Figure A-1. BOSS IX System WRITE Timing Diagram Figure A-2. BOSS IX System READ Timing Diagram Figure A-3. BOSS IX System to WDC Programmed I/O PAL State Diagram Figure A-4. WDC to BOSS IX System Programmed DMA PAL State Diagram M8158A Table A-1. BOSS IX to Controller PAL Signal Listing /DRBUS LUDR /PIOOUT OUT CCLK /DMAENA /PIOINDL /LLDR /REQ /FLDR /LDRF /BUSY DAT GND ENB /SDATLAT /SBUSENA /UDRF /ACKIN /BRQIN /FUDR /PIÓINM /HOSTPIO VCC ACKOUT := RQU \* OUT \* SATLAT \* PIOINM + ACKOUT \* REQ = DMAENA \* DAT \* SDATLAT \* REQ \* OUT BRQIN := DMAENA \* DAT \* REQ \* OUT \* /UDRF \* /LDRF \* BUSY \* /DRBUS + FLDR \* /DRBUS \* BUSY + BRQIN \* /DRBUS \* DMAENA + DMAENA \* /BUSY \* PIONDL FUDR := UDRF \* /SDATLAT \* DMAENA \* DAT \* BUSY \* OUT \* /DRBUS \* /HOSTPIO + UDRF \* LDRF \* /BUSY \* /DRBUS \* /SDATLAT FLDR := /UDRF \* LDRF \* /SDATLAT \* DMAENA \* DAT \* BUSY \* OUT \* /DRBUS \* HOSTPIO + /UDRF \* LDRF \* /DRBUS \* /BUSY \* /SDATLAT PIOINM = REQ \* OUT \* /ACKIN LDRF := DMAENA \* DAT \* OUT \* DRBUS \* BUSY + LDRF \* /FLDR \* DAT \* BUSY + DRBUS \* /BUSY + LDRF \* /FLDR \* /BUSY. VDRF := DMAENA \* DAT \* OUT \* DRBUS \* BUSY + UDRF \* /FUDR \* DAT \* BUSY + DRBUS \* /BUSY + UDRF \* /FUDR \* /BUSY SBUSENA := REQ \* OUT \* BUSY \* SDATLAT + DMAENA \* DAT \* OUT \* BUSY \* SDATLAT + FLDR \* /BUSY + PIOINDL \* /BUSY + LLDR + LUDR Figure A-5. DMA WRITE Operation Timing Diagram A-7 M8158A Figure A-6. WDC to BOSS IX System Programmed I/O PAL State Diagram Figure A-7. WDC to BOSS IX System Programmed DMA PAL State Diagram A-9 M8158A Table A-2. WDC to BOSS IX System PAL Signal Listing CCLK /DMAENA /DRBUS /FUDR /PIOOUT OUT /PIOINDL /MSG /FLDR /BUSY DAT /OPCOMP GND ENB /REQ /SDATLAT /LLDR /ACKOUT /LDRE /LUDR /BRQOUT /PIOUTF /HOSTPIO VCC **ACKOUT** := SDATLAT \* PIOOUT \* REQ \* /OUT + ACKOUT \* REQ = DMAENA \* DAT \* REQ \* /OUT \* SDATLAT \* PIOUTF + DMAENA \* DAT \* REQ \* OUT \* SDATLAT := LLDR \* DMAENA \* DAT \* /DRBUS \* BUSY **BRQOUT** + BROOUT \* /DRBUS \* DMAENA \* BUSY := DMAENA \* DAT \* /OUT \* /BRQOUT \* /DRBUS LUDR \* PIOUTF \* BUSY \* /OPCOMP \* · /LDRE \* /HOSTPIO LLDR := LDRE \* PIOUTF \* /DRBUS \* /OUT \* BUSY \* /BROOUT \* DMAENA \* DAT \* /OPCOMP /HOSTPIO = REQ \* /OUT \* SDATLAT \* /ACKOUT PIOUTF + PIOUTF \* /LUDR \* /LLDR \* DMAENA \* DAT OPCOMP = REQ \* /OUT \* /DAT \* /MSG \* /BRQOUT LDRE := LUDR \* /LLDR \* BUSY \* DMAENA + LDRE \* /LLDR \* BUSY \* DMAENA SDATLAT := REQ \* /OUT \* /PIOUTF + SDATLAT \* REQ + FUDR \* DAT \* OUT \* DMAENA \* BUSY + FLDR \* DAT \* OUT \* DMAENA \* BUSY + SDATLAT \* /ACKOUT \* DMAENA \* DAT \* OUT \* BUSY + FUDR \* /BUSY + FLDR \* /BUSY + PIOINDL # Table A-3. Address PAL and Arbitration PAL Signal Listing ``` PAD1 PAD2 /AB17I /AB16I /LDS KO /SBUSENA AS /WRITE /UDS IBACK /FLDR GND /FUDR /DBDIR /CKENVECT /ENVECT /SCSIOUT /ENAUDR /BDSEL /ENALDR /SELPIO /SNBDSEL VCC = PAD1 * PAD2 * AS * /AB17I * /AB16I * /KO * /SBUSENA BDSEL * /FUDR * /FLDR + PAD1 * PAD2 * AS * /AB17I * /AB16I * /KO * /SBUSENA * SCSIOUT * /FUDR * /FLDR + PAD1 * PAD2 * AS * /AB17I * /AB16I * KO * /SBUSENA * /FUDR * /FLDR + PAD1 * PAD2 * AS * /AB17I * /AB16I * KO * /SBUSENA * SCSIOUT * /FUDR * /FLDR ENAUDR = SNBDSEL * UDS + IBACK * /SCSIOUT + FUDR * /BDSEL ENALDR = SNBDSEL * UDS + IBACK * /SCSIOUT + FUDR * /BDSEL + ENVECT = SNBDSEL * BDSEL * /WRITE DBDIR + IBACK * /SCSIOUT + ENVECT SLEPIO = SNBDSEL + ENVECT CKENVEC = ENVECT * /FUDR * /FLDR * /SBUSENA BAB3 IACK BAB2 BAB1 /BPR2 /BPR1 IBRQ /HINTR /BGNTI /HMATCH SRST GND /PFD DTACK /REQ1 /CCLK /BPR0 /RST IBPR2 IBPR0 IBPR1 /PG1 /RESET VCC = /BAB1 * BAB2 * /BAB3 * IACK * /DTACK * HINTR REQ1 + IBRQ * BGNTI * /IACK = /BPR2 * IBPR1 * HMATCH PG1 + IBPR2 * HMATCH · + /BPR1 * IBRP0 * HMATCH + /BPRO * HMATCH /IBPR2 = /CCLK /IBPR1 = /CCLK /IBPR0 = /CCLK RST = SRST + RESET + PFD ``` ``` CCLK INTEN BERR INTO INT1 /CKENVEC /CLRBER NC DRB2 GND ENB /OPCOMP /PIOIN /PIOINDL /LENVECT /MYBERR /HINTR /RESET /ENAUDR VCC := INTO * /RESET HINTR + INT1 * /RESET + MYBERR * INTEN * /LENVECT * /RESET + OPCOMP * INTEN * /LENVECT * /RESET MYBERR := BERR * DRB2 * /RESET + MYBERR * /CLRBER * /RESET LENVECT := CKENVEC + LENVECT * OPCOMP * INTEN ``` PIOINDL := PIOIN \* ENAUDR + LENVECT \* MYBERR \* INTEN Figure A-8. Interrupt PAL State Diagram and Signal Listing Table A-4. Microprocessor Memory and I/O Addressing Map | MEMORY ADDRESS | DESCRIPTION | DATA BITS | |----------------|--------------------------|-----------| | 0000H TO 3\FFH | 8085 FIRMWARE EPROM - 8K | D0-D7 | | 4000H TO 7FFFH | AIC-010 and AIC-300 | D0-D7 | | 8000H TO BFFFH | 8156 RAM - 256 bytes | D0-D7 | | C000H TO FFFFH | Not used/Not mapped | | | | | | | I/O PORT<br>ADDRESS | DESCRIPTION | 1/0 | DATA BITS | |---------------------|-------------------------------------|-----|-----------| | 00H TO 7FH | Not Used | | | | 80H | 8156 Command Status/Status Register | I/O | D0-D7 | | 81H | 8156 I/O Port A | I/O | D0-D7 | | 82H | 8156 I/O Port B | Out | D0-D7 | | 83H | 8156 I/O Port C | In | D0-D5 | | 84H | 8156 Lower Byte of Timer Count | Out | D0-D7 | | 85H | 8156 High Byte of Timer Count/Mode | Out | D0-D7 | | 86H to FFH | Not Used | | | A-13 M8158A Table A-5. BOSS IX System I/O Bus (EBUS) Interface Signal Descriptions | SIGNAL | IN/OUT | DESCRIPTIONS | |-------------------|--------|----------------------------------------------------------------------------------------------| | AB00-23 | IN/OUT | 23-BIT ADDRESS BUS | | AS- | IN/OUT | ADDRESS STROBE, TO INDICATE ADDRESS ON THE ADDRESS BUS IS STABLE | | BGACK- | IN/OUT | BUS GRANT ACKNOWLEDGE, TO INDICATE BUS<br>CONTROL IS BEING TRANSFERRED | | BGNT- | IN | BUS GRANT, TO INDICATE GRANT THE BUS FROM 68000 UP | | BERR- | IN | BUS ERROR, TO INDICATE ABNORMAL CONDITION<br>ON THE HOST BUS | | BR- | OUT | BUS REQUEST, TO INDICATE ADAPTOR IS REQUESTING USAGE OF BUS | | BPR0- to<br>BPR3- | OUT | BUS PRIORITIES, ENCODED PRIORITY ADDRESS<br>USED TO RESOLVE PRIORITIES BY BUS MASTER | | CCLK- | IN | CPU CLOCK | | DB00-15 | IN/OUT | 16-BIT DATA BUS, USED TO TRANSFER COMMANDS AND DATA | | DTACK- | IN/OUT | DATA TRANSFER ACKNOWLEDGE, ACKNOWLEDGING<br>TRANSFER OF DATA FROM SLAVE | | IACK- | IN | INTERRUPT ACKNOWLEDGE, ACKNOWLEDGING AN INTERRUPT REQUEST BY 68000 UP | | RESET- | IN | SYSTEM RESET, USED TO RESET ADAPTOR CONTROLLER LOGICS DURING POWER UP OR RESET FROM 68000 UP | | R/W- | IN/OUT | READ/WRITE, TO INDICATE DIRECTION OF DATA FLOW BY THE MASTER ON THE BUS | | FC2- | IN | FUNCTION CODE, TO INDICATE STATUS OF 68000 UP | | LDS- | IN/OUT | LOWER DATA STROBE, TO INDICATE TRANSFER OF<br>THE LOWER 8-BIT DATA BUS | | UDS- | IN/OUT | UPPER DATA STROBE, TO INDICATE TRANSFER OF THE UPPER 8-BIT DATA BUS | Table A-6. SCSI Interface Signal Descriptions | SIGNAL | IN/OUT | DESCRIPTIONS | |-----------------|--------|----------------------------------------------------------------------------------------------------------------| | I-/O | IN | IN/OUT, TO INDICATE FLOW DIRECTION OF IN-<br>FORMATION ON THE SCSI BUS | | C-/D | IN | COMMAND/DATA, TO INDICATE WHETHER INFORMA-<br>TION ON THE BUS IS COMMAND OR DATA | | BUSY- | IN | BUSY, TO INFORM ADAPTOR THAT CONTROLLER IS READY TO CONDUCT TRANSACTIONS | | MSG- | IN | MESSAGE, TO INDICATE THAT SCSI BUS IS IN<br>THE MESSAGE PHASE | | REQ- | IN | REQUEST, TO REQUEST A BYTE FROM ADAPTOR OR TO INDICATE THAT DATA ON BUS IS STABLE | | ACK- | OUT | ACKNOWLEDGE, TO INDICATE TO CONTROLLER THAT ADAPTOR HAS ALREADY TAKEN A BYTE OR THAT DATA ON THE BUS IS STABLE | | RST- | OUT | RESET, TO FORCE THE CONTROLLER INTO AN IDLE STATE | | SEL- | OUT | SELECT, TO INITIATE A COMMAND TRANSACTION | | SD7- to<br>SD0- | IN/OUT | 8-BIT DATA BUS, USED TO TRANSFER COMMANDS<br>AND DATA | A-15 M815 Table A-7. Drive Interface Signal Descriptions | SIGNAL | IN/OUT | DESCRIPTIONS | |---------|--------|-------------------------------------------------------------------------------------| | RWC- | OUT | REDUCED WRITE CURRENT, SIGNAL TO WRITE ON DISK WITH A LOWER WRITE CURRENT | | WGATE- | OUT | WRITE GATE, SIGNAL ENABLES WRITE DATA TO<br>BE WRITTEN ON THE DISK | | SKCOMP- | IN | SEEK COMPLETE, SIGNAL TRUE WHEN R/W HEADS<br>HAVE SETTLED ON FINAL TRACK | | TRKO- | IN | TRACK ZERO, SIGNAL TRUE WHEN R/W HEADS<br>HAVE SETTLED ON TRACK ZERO | | WFLT- | IN | WRITE FAULT, INDICATES CONDITION EXISTS WHICH CAUSES IMPROPER WRITING | | INDEX- | IN | INDEX, SIGNAL INDICATES THE BEGINNING OF A TRACK | | DRDY- | IN | DRIVE READY, INDICATES THAT DRIVE READY TO READ, WRITE, SEEK, AND VALID I/O SIGNALS | | STEP- | OUT | STEP, CONTROL LINE WHICH CAUSES R/W HEADS<br>TO MOVE | | DRSELX | OUT | DRIVE SELECT, SIGNALS CONNECT DRIVES TO INTERFACE LOGIC | | HDSELX | OUT | HEAD SELECT, SIGNALS TO SELECT HEADS IN A BINARY CODED SEQUENCE | | DIRIN- | OUT | DIRECTION IN, DEFINES DIRECTION OF HEAD MOVEMENT | | WDATXX | OUT | MFM DIFFERENTIAL WRITE DATA | #### Table A-8. List of WDC Mnemonics SIGNAL NAMES DESCRIPTION AB01-23 BOSS IX SYSTEM ADDRESS BUS BITS 01 THROUGH 23 ACKIN ACKNOWLEDGE DATA IN TO CONTROLLER SECTION ACKOUT ACKNOWLEDGE DATA OUT FROM CONTROLLER SECTION BACK HOST ACKNOWLEDGE BUS REQUEST BD0-8 BUFFERED DATA BITS 0 THROUGH 8 BDSEL HOST ACCESS/SELECT WDC BOARD BERR BOSS IX SYSTEM BUS ERROR BGNT BOSS IX SYSTEM BUS GRANT CCLK HOST CPU CLOCK CLRBER CLEAR BUS ERROR LATCH DB00-15 BOSS IX SYSTEM DATA BUS BIT 00 THROUGH 15 DBDIR DATA BUS DIRECTION DMADRL LOAD LOWER DMA ADDRESS REGISTER DMADRM LOAD MIDDLE DMA ADDRESS REGISTER DMADRH LOAD HIGHER DMA ADDRESS REGISTER DRBUS DRIVE BOSS IX SYSTEM BUS DTACK BOSS IX SYSTEM DATA TRANSFER ACKNOWLEDGE ENALDR ENABLE LOWER DATA TRANSCEIVER Figure A-9. Part No. 903496, Parts Location Diagram Table A-9. Part No. 903496-001, List of Parts (Sheet 1 of 3) | REF | | | | |------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | NO. | PART NO. | DESCRIPTION | REFERENCE | | 0001 | 905019-001 | PCBA 5 1/4 WDC CONTROLLER | * | | 0003 | 762022-003 | | * | | | 101514 | IC 7438 BUFFER QUAD 2 INPUT NAND | 6D | | 0010 | 168014-001 | IC 74S132 QUAD 2-INPUT NAND, | | | | | SCHMITT TRIG | 4A | | 0011 | 168000-006 | IC 74F64 4-2-3-2 AND OR INV GATE | 5A | | 0012 | 168000-008 | IC 74F74 DUAL D-TYPE FLIP/FLOP | 4D | | 0014 | 101710 | IC 74LS02 QUAD 2 IN NOR | 5H | | 0016 | 101781 | IC 74LS27 TRIPLE 3-IN NOR GATE | <b>7</b> T | | 0017 | 101714 | IC 74LS32 QUAD 2-IN OR | <b>7</b> P | | 0018 | 101741 | IC 74LS74 DUAL D-TYPE POS EDG-TRIG F/F | 4E,7B | | 0019 | 161062-001 | IC 74LS123 DUAL ONE SHOT | 7C | | 0020 | 101719 | IC 74LS138 3-8 LINE DECODER/DEMPLEX. | 3L | | 0021 | 161064-001 | IC 74LS240 BUFF LINE DR 3-ST OCTAL | 4J,4M,5J,5L, | | | | | 6C,7R | | 0022 | 161068-001 | IC 74LS244 OCTAL BUFFER/LINE DRIVER | 3P | | 0023 | 161023 | IC 74LS273 OCTAL D-TYPE FLIP/FLOP | 3N | | 0024 | 161013 | | | | | 161065-001 | | 4N | | | 168002-007 | IC 74F533 OCTL TRNSPRNT LATCH (3STATE) | 5 <b>K</b> | | | 168012-001 | | 1N,1P,5M | | 0028 | 161151-001 | IC 74LS699 SYNC U/D COUNT/REG | | | | | | 3T,3U | | 0035 | | IC 74S00 QUAD 2 INPUT POS NAND GATE | 3B,3H | | | | IC 74S02 POS-NOR GATE TOTEM-POLE | 2H,5F | | 0037 | 101615 | IC 74S08 QUAD 2 INPUT POS AND GATE | 4T | | 0038 | 101623 | IC-74S11 3 INPUT AND | 4H | | | 101625 | IC 74S32 QUAD 2 INPUT POSITIVE-OR GATE | 3F | | 0040 | 101627 | IC SN74S38 QUAD 2 INPUT POS NAND BUFF | | | 0041 | 101629 | IC SN74S74 DUAL D-TYPE FLIP/FLOP | · · · · · · · · · · · · · · · · · · · | | 0040 | 101620 | 74 744110 programmer mark mark (map) | 5B,6A,6B | | 0042 | 101630 | IC 74S112 DUAL J-K EDGE TRIG FLIP/FLOP | 2F,3E | | 0043 | 161009 | IC 74S240 OCTAL BUFFER 3STATE TTL | · · · · · · · · · · · · · · · · · · · | | | 161074-001 | IC 74S244 OCTAL BUFFER | 1M | | 0045 | 101637 | IC SN74S260 DUAL 5 INPUT POS-NOR GATE | 4R | | | 101631 | IC 74S138 DECODER/DEMULTIPLEXER | 3K | | 0050 | | IC PAL FAST 2018A-WDC BUS ARBITRATION | 1J<br>3M | | | 911017-004 | IC PAL FAST 20L8A WDC ADDRESS DECODER | | | | 911018-001<br>911018-002 | IC PAL FAST 20R6A-WDC HOST/CONT SEQ | | | | 911018-002 | IC PAL FAST 20R6A-WDC CONT/HOST SEQ | 4L<br>3J | | | 162062-001 | IC PAL HIGH SPEED 16RA-INTERRUPT CTL | 55<br>6L | | 0061 | | IC STATIC RAM 2KX8 S/LINE 150NS PROC SPEC IC DUAL PORT BFR CNT AIC-300 | | | 0061 | 400569-001 | PROC SPEC IC DUAL PORT BER CNT AIC-300 PROC SPEC SER/DESERIALIZER AIC-010 | 6H | | | 400569-002 | PROC SPEC SER/DESERIALIZER AIC-010 PROC SPEC IC ENCODE/DECODE AIC-250 | 6F | | | 161157-001 | IC QUAD DIFFRNIL LINE RECIEVER 3486 | 7M | | 0065 | 161158-001 | IC QUAD DIFFRNIL LINE DRIVER 3487 | 7N | | 0066 | | IC 8-BIT NMOS MICROPROCESOR (8085A) | 5R | | 0067 | | IC PROM 8K X 8 2764 300NS WDC FRMWRE | 5P | | 5551 | | TO THOSE OF THE OWNER OF THE PROPERTY P | | A-19 M8158A Table A-9. Part No. 903496-001, List of Parts (Sheet 2 of 3) | REF | | | | |------|--------------------------|----------------------------------------|-----------------------------| | NO. | PART NO. | DESCRIPTION | REFERENCE | | 0060 | 162058-001 | IC 2048-BIT STATIC RAM W/ I/O PRT-TMR | Err | | 0070 | | RES CARBON FILM .25W 5% 51 OHM | 5U | | | 111000-095 | | R1 | | 0071 | 111000-043 | RES CARBON FILM .25W 5% 100 OHM | R14,20,26,<br>33,36,37 | | 0073 | 111000-048 | RES CARBON FILM .25W 5% 220 OHM | R22,24,27 | | 0074 | 111000-029 | RES CARBON FILM .25W 5% 330 OHM | R4,5,23,25, | | 0075 | 111000-051 | RES CARBON FILM .25W 5% 390 OHM | 35<br>R21 | | 0076 | 111000-055 | RES CARBON FILM .25W 5% 680 OHM | R3 | | 0077 | 111000-031 | RES CARBON FILM .25W 5% 1K OHM | R39 | | | 111000-060 | RES CARBON FILM .25W 5% 4.7KOHM | R31 | | | 111000-063 | RES CARBON FILM .25W 5% 10K OHM | R2,38 | | 0800 | 111000-004 | RES CARBON FILM .25W 5% 75K OHM | R34 | | 0081 | 111000-004 | RES CARBON FILM .25W 5% 75K OHM | R13 | | | 111000-071 | RES CARBON FILM .25W 5% 1.0K OHM | R13 | | 0083 | 111000-072 | RES CARBON FILM .25W 5% 620 OHM | R12<br>R9 | | 0090 | 116000-003 | RES METAL FILM .125W 1% 511 OHM | R29 | | 0091 | 116000-005 | RES METAL FILM .125W 1% 511 OHM | R8 | | 0092 | 116000-173 | RES METAL FILM .125W 1% 1.10K OHM | R28 | | 0093 | 116000-156 | RES METAL FILM .125W 1% 1.65K OHM | R26<br>R7 | | 0094 | 116000-158 | RES METAL FILM .125W 1% 1.96K OHM | R17,18 | | 0095 | 116000-183 | RES METAL FILM .125W 1% 2.67K OHM | R6 | | 0096 | 116000-161 | RES METAL FILM .125W 1% 3.09K OHM | R10,11,30 | | 0097 | 111000-045 | RES CARBON FILM .25W 5% 150 OHM | R42 | | 0098 | 111000-043 | RES CARBON FILM .25W 5% 430 OHM | R15 | | 0099 | 111000-052 | RES CARBON FILM .25W 5% 470 OHM | R15 | | | 118004-005 | POT SQ CERMET .5W MULTI TURN 2.0K OHM | R19 | | | 118004-009 | POT SQ CERMET .5W MULTI TURN 50K OHM | R32 | | 0105 | 101054 | RES NTWK 8 PIN SIP 220 OHM | RP6 | | | 119004-004 | RES NTWK SIP LP 10PIN 9 RES 1.0K OHM | RP3 | | 0107 | 101055 | RES NTWK 8 PIN SIP 330 OHM | RP5 | | 0108 | 119017-004 | RES NTWK SIP C/C 10 PIN 9 RES 2.2K OHM | RP1,2,4 | | 0109 | 151004-001 | CRYSTAL PARALLEL RESONANCE 6.0MHZ 30PF | Y1 | | 0110 | 101336 | CRYSTAL FUND 10.000MHZ .005% | Y2 | | 0111 | 155003-001 | IC DELAY LINE 10 TAPS 100 OHMS -100NS | DL1 | | 0115 | 152001-001 | DIODE LIGHT EMITTING GREEN DIFF LENS | CR8 | | 0116 | 130006-001 | DIODE SWITCHING 1N914B | CR2,3,4,5,6, | | 0117 | 120000 001 | | 7,9,10 | | 0117 | | DIODE VAPACTOR HIGH CAP 400-500PF | CR1 | | 0123 | | CAP MICA DIPPED RADIAL 51PF 5% 500V | C64 | | 0124 | 103000-009 | CAP MICA DIPPED RADIAL 10PF 5% 500V | C65,66 | | 0125 | | CAP MICA DIPPED RADIAL 18PF 5% 300V | C67,68,69 | | 0126 | | CAP MICA DIPPED RADIAL 150PF 5% 500V | C61 | | 0127 | 103000-018 | CAP MICA DIPPED RADIAL 330PF 5% 100V | C58 | | 0128 | 103000-012 | CAP MICA DIPPED RADIAL 270PF 1% 500V | C63 | | 0130 | 104012-012<br>104010-001 | CAP CERAMIC COG AXIAL 6800PF 5% 50V | C71 | | ATOT | TOAOTO-OOT | CAP CERAMIC Z5U AXL .1UF +80 -20% 50V | C3-48,52,56,<br>57,59,60,62 | | 0132 | 102004-014 | CAP SOLID TANTALUM RDAL 4.7UF 20% 35V | C53,54,55,72 | Table A-9. Part No. 903496-001, List of Parts (Sheet 3 of 3) | REF | | | | |------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | NO. | PART NO. | DESCRIPTION | REFERENCE | | 0133 | | CAP SOLID TANTALUM AXIAL 15UF 10% 20V | C49,50,70 | | 0134 | | CAP ALIM FLECT 100 UF +75 -20% 607 | | | | 140005-001 | TRANS NPN GEN PURP 2N3904 CASE TO-92 | Q1 | | 0141 | | TRANSISTOR NPN LOW VOLT SILICON SW | Q2,3 | | 0142 | | TRANS PNP 2N5771 | Q4 | | 0145 | 135041-001 | INDUCTOR, 2.2UH SHIELDED 10% | L3 | | 0150 | 132016-001 | IC 78L05 3TERM FIX +5.0V POS VOLT REG | VR2 | | 0151 | 132015-001 | IC 79L05 3TERM FIX -5.0V NEG VOLT REG | VR1 | | 0160 | 300092-001 | CONN DIN FML 3X32 PRESS-FIT 64 POS A&C | J1,J2 | | 0161 | | CONN HOUSING/GUIDE DIN 3X32 .100CTS ML | | | 0162 | 907388-001 | EJECTOR EURO-DIN CONN STACK | * | | 0163 | | LATCH EURO-DIN CONNECTOR STACK | · * | | 0164 | | CATCH PCBA STACK CONTROLLERS FASTENER PUSH-ON .312 DIA STUD CONN HDR DBL ROW .100CTS .025SQ 34POS CONN HDR DBL ROW .100CTS .025SQ 20POS SOCKET IC DIP 4-LEAF CONT GOLD 20POS SOCKET IC DIP 4-LEAF GOLD 24POS .300 | * | | 0165 | — · · · · · — · | FASTENER PUSH-ON .312 DIA STUD | * | | | 300032-016 | CONN HDR DBL ROW .100CTS .025SQ 34POS | J3 | | | 300032-009 | CONN HDR DBL ROW .100CTS .025SQ 20POS | J4,J5 | | | 325005-011 | SOCKET IC DIP 4-LEAF CONT GOLD 20POS | (3J) | | 0175 | 325005-012 | SOCKET IC DIP 4-LEAF GOLD 24POS .300 | (1J,3M,4K, | | | | | 4L) | | 0176 | 325005-007 | SOCKET IC DIP 4-LEAF CONT GOLD 28POS | (5P) | | 0177 | 325005-010 | SOCKET IC DIP 4-LEAF CONT GOLD 40POS | (5R,5U,6H, | | | | | 6K) | | 0178 | | SOCKET IC DIP 4-LEAF CONT GOLD 24POS | | | 0179 | | TAPE DOUBLE SIDED .50 WIDE | (Y1,Y2) | | 0180 | · · · · · · · · · · · · · · · · · · · | | JUMP B,C | | 0181 | | CONN HDR SGL ROW .100CTS .025SQ 3POS | JUMP A | | 0182 | 325033-001 | JUMPER 0.025 SQ 0.100 CENTERS GOLD PL | (JUMP A, B & C) | A-21 M8158A Table A-10. Part No. 903496-002, List of Parts (Sheet 1 of 3) | REF<br>NO. | PART NO. | DESCRIPTION | REFERENCE | | |------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--| | 0001 | 905019-001 | PCBA 5 1/4 WDC CONTROLLER LABEL TAB .375X1.250 YEL | * | | | 0003 | 762022-003 | LABEL TAB .375X1.250 YEL | * | | | 0005 | 101514 | IC 7438 BUFFER QUAD 2 INPUT NAND | 6D | | | 0010 | 168014-001 | IC 74S132 QUAD 2-INPUT NAND, | | | | | | SCHMITT TRIG | 4A | | | 0011 | 168000-006 | IC 74F64 4-2-3-2 AND OR INV GATE | <b>5A</b> | | | 0012 | 168000-008 | IC 74F74 DUAL D-TYPE FLIP/FLOP | <b>4</b> D | | | 0014 | 101710 | IC 74LS02 QUAD 2 IN NOR | 5H | | | 0016 | 101781 | IC 74F64 4-2-3-2 AND OR INV GATE IC 74F74 DUAL D-TYPE FLIP/FLOP IC 74LS02 QUAD 2 IN NOR IC 74LS27 TRIPLE 3-IN NOR GATE IC 74LS32 QUAD 2-IN OR | 7T | | | 0017 | 101714 | IC 74LS32 QUAD 2-IN OR | 7P | | | 0010 | 101/41 | IC 74LS74 DUAL D-TYPE POS EDG-TRIG F/F | | | | 0030 | 101002-001 | IC 74LS123 DUAL ONE SHOT IC 74LS138 3-8 LINE DECODER/DEMPLEX. | 7C | | | | | IC 74LS136 3-6 LINE DECODER/DEMPLEX. IC 74LS240 BUFF LINE DR 3-ST OCTAL | | | | | | | 6C,7R | | | 0022 | 161068-001 | IC 74LS244 OCTAL BUFFER/LINE DRIVER | 3P . | | | | 161023 | | | | | 0024 | 161013 | | 4P | | | | | IC 74LS374 OCTAL REGISTER D-TYPE F/F | | | | | | IC 74F533 OCTL TRNSPRNT LATCH (3STATE) | | | | | 168012-001 | IC 74LS648 OCTAL BUS TRNSRCVR/REGISTER IC 74LS699 SYNC U/D COUNT/REG | 1N,1P,5M | | | | 161151-001 | | 3T,3U | | | 0035 | | IC 74S00 QUAD 2 INPUT POS NAND GATE | 3B,3H | | | | 101655 | IC 74S02 POS-NOR GATE TOTEM-POLE | 2H,5F | | | | 101615 | IC 74S08 QUAD 2 INPUT POS AND GATE | <b>4T</b> | | | | 101623 | IC-74S11 3 INPUT AND | 4H | | | | 101625 | IC 74S32 QUAD 2 INPUT POSITIVE-OR GATE | 3F | | | 0040 | 101627 | IC SN74S38 QUAD 2 INPUT POS NAND BUFF IC SN74S74 DUAL D-TYPE FLIP/FLOP | 1F,1H | | | 0041 | 101629 | IC SN/45/4 DUAL D-TYPE FLIP/FLOP | 1E,2E,4B,4C,<br>5B,6A,6B | | | | 101630 | IC 74S112 DUAL J-K EDGE TRIG FLIP/FLOP | 2F,3E | | | 0043 | 161009 | IC 74S240 OCTAL BUFFER 3STATE TTL | 1K,1L,5E,7U | | | | 161074-001 | IC 74S244 OCTAL BUFFER | 1M | | | | 101637 | IC SN74S260 DUAL 5 INPUT POS-NOR GATE | 4R | | | | 101631 | IC 74S138 DECODER/DEMULTIPLEXER | 3K | | | | 911017-007 | | <b>1</b> J | | | | 911017-004 | IC PAL FAST 20L8A WDC ADDRESS DECODER IC PAL FAST 20R6A-WDC HOST/CONT SEQ | 3M | | | | 911018-001 | IC PAL FAST 20R6A-WDC HOST/CONT SEQ | | | | | 911018-002 | IC PAL FAST 20R6A-WDC CONT/HOST SEQ | 4L | | | | 911003-008 | IC PAL HIGH SPEED 16RA-INTERRUPT CTL | | | | 0060 | 162062-001<br>400569-003 | IC STATIC RAM 2KX8 S/LINE 150NS PROC SPEC IC DUAL PORT BFR CNT AIC-300 | 6L ' | | | | 400569-001 | PROC SPEC IC DUAL PORT BER CNT AIC-300 PROC SPEC SER/DESERIALIZER AIC-010 | 6K | | | | 400569-002 | PROC SPEC SER/DESERTALIZER ATC-010 PROC SPEC IC ENCODE/DECODE AIC-250 | 6H<br>6F | | | | 161157-001 | IC QUAD DIFFRNTL LINE RECIEVER 3486 | or<br>7M | | | | 161158-001 | IC QUAD DIFFRNIL LINE DRIVER 3487 | 7M<br>7N | | | | 162059-001 | IC 8-BIT NMOS MICROPROCESOR (8085A) | 5R | | | 0067 | | IC PROM 8K X 8 2764 300NS WDC FRMWRE | 5P | | | | | | <del></del> | | Table A-10. Part No. 903496-002, List of Parts (Sheet 2 of 3) | REF<br>NO. | PART NO. | DESCRIPTION | REFERENCE | |--------------|--------------------------|-----------------------------------------------------------------|-----------------------------| | 0068 | 162058-001 | TO 2040 DIM OWNERS DAM N/ T/O DDM MMD | Err · | | 0070 | 111000-095 | IC 2048-BIT STATIC RAM W/ I/O PRT-TMR | | | 0070 | 111000-093 | RES CARBON FILM .25W 5% 51 OHM | R1 | | 0071 | 111000-043 | RES CARBON FILM .25W 5% 100 OHM | | | 0073 | 111000-048 | DEC CADDON STIM OF 120 OCM | 33,36,37 | | 0073 | 111000-048 | RES CARBON FILM .25W 5% 220 OHM RES CARBON FILM .25W 5% 330 OHM | R42,24,27 | | 0074 | 111000-029 | RES CARBON FILM .23W 3% 33U UHM | 84,5,23,25,<br>35 | | 0075 | 111000-051 | RES CARBON FILM .25W 5% 390 OHM | R21 | | 0076 | 111000-055 | RES CARRON FILM 25W 5% 680 OHM | R3 | | 0077 | 111000-031 | RES CARBON FILM .25W 5% 680 OHM RES CARBON FILM .25W 5% 1K OHM | R39 | | 0078 | 111000-060 | RES CARBON FILM .25W 5% 4.7KOHM | | | 0079 | 111000-063 | RES CARBON FILM .25W 5% 10K OHM | | | 0080 | 111000-004 | RES CARBON FILM .25W 5% 75K OHM | R34 | | 0081 | 111000-071 | RES CARBON FILM .25W 5% 100K OHM | | | 0082 | 111000-072 | RES CARBON FILM .25W 5% 1.0K OHM | R12 | | 0083 | 111000-054 | RES CARBON FILM .25W 5% 620 OHM | R9 | | 0090 | 116000-003 | RES METAL FILM .125W 1% 511 OHM | | | 0091 | 116000-175 | RES METAL FILM .125W 1% 1.10K OHM | | | 0092 | 116000-241 | RES METAL FILM .125W 1% 1.02K OHM | R28 | | 0093 | 116000-156 | RES METAL FILM .125W 1% 1.65K OHM | R7 | | 0094 | 116000-158 | RES METAL FILM .125W 1% 1.96K OHM | | | 0095 | 116000-183 | RES METAL FILM .125W 1% 2.67K OHM | R6 | | 0096 | 116000-161 | RES METAL FILM .125W 1% 3.09K OHM | R10,11,30 | | 0097 | 111000-045 | RES CARBON FILM .25W 5% 150 OHM | R42 | | 0098 | 111000-124 | RES CARBON FILM .25W 5% 430 OHM | R15 | | 0099 | 111000-052 | RES CARBON FILM .25W 5% 470 OHM | R16 | | 0100 | 118004-005 | POT SQ CERMET .5W MULTI TURN 2.0K OHM | R19 | | 0101 | 118004-009 | POT SQ CERMET .5W MULTI TURN 50K OHM | R32 | | 0105 | 101054 | RES NTWK 8 PIN SIP 220 OHM | RP6 | | 0106 | 119004-004 | RES NIWK SIP LP 10PIN 9 RES 1.0K OHM | RP3 | | 0107 | 101055 | RES NTWK 8 PIN SIP 330 OHM | RP5 | | 0108 | 119017-004 | RES NTWK SIP C/C 10 PIN 9 RES 2.2K OHM | RP1,2,4 | | 0109 | 151004-001 | CRYSTAL PARALLEL RESONANCE 6.0MHZ 30PF | Y1 | | 0110 | 101336 | CRYSTAL FUND 10.000MHZ .005% | Y2 | | 0111 | 155003-001 | IC DELAY LINE 10 TAPS 100 OHMS -100NS | DL1 | | 0115<br>0116 | 152001-001<br>130006-001 | DIODE LIGHT EMITTING GREEN DIFF LENS | CR8 | | | | DIODE SWITCHING 1N914B | CR2,3,4,5,6,<br>7,9,10 | | 0117 | 130028-001 | DIODE VAPACTOR HIGH CAP 400-500PF | CR1 | | 0123 | 103000-010 | CAP MICA DIPPED RADIAL 51PF 5% 500V | C64 | | 0124 | 103000-009 | CAP MICA DIPPED RADIAL 10PF 5% 500V | C65,66 | | 0125 | 103000-007 | CAP MICA DIPPED RADIAL 18PF 5% 300V | C67,68,69 | | 0126 | 103000-008 | CAP MICA DIPPED RADIAL 150PF 5% 500V | C61 | | 0127 | 103000-018 | CAP MICA DIPPED RADIAL 330PF 5% 100V | C58 | | 0128 | 103000-012 | CAP MICA DIPPED RADIAL 270PF 1% 500V | C63 | | 0130<br>0131 | 104012-012 | CAP CERAMIC COG AXIAL 6800PF 5% 50V | C71 | | ATOT | 104010-001 | CAP CERAMIC Z5U AXL .1UF +80 -20% 50V | C3-48,52,56, | | 0132 | 102004-014 | CAP SOLID TANTALUM RDAL 4.7UF 20% 35V | 57,59,60,62<br>C53,54,55,72 | A-23 M8158A Table A-10. Part No. 903496-002, List of Parts (Sheet 3 of 3) | REF | | | | |------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | NO. | PART NO. | DESCRIPTION | REFERENCE | | 0133 | | CAP SOLID TANTALUM AXIAL 15UF 10% 20V | C49,50,70 | | 0134 | | CAP ALUM ELECT 100 UF +75 -20% 6V | C1,2 | | 0140 | | TRANS NPN GEN PURP 2N3904 CASE TO-92 | Q1 | | 0141 | | TRANSISTOR NPN LOW VOLT SILICON SW | Q2,3 | | 0142 | | TRANS PNP 2N5771 | Q4 | | 0145 | | INDUCTOR, 2.2UH SHIELDED 10% | L3 | | | 132016-001 | TRANS PNP 2N5771 INDUCTOR, 2.2UH SHIELDED 10% IC 78L05 3TERM FIX +5.0V POS VOLT REG | VR2 | | 0151 | | IC 79L05 3TERM FIX -5.0V NEG VOLT REG | VR1 | | | 300092-001 | CONN DIN FML 3X32 PRESS-FIT 64 POS A&C | | | 0161 | | CONN HOUSING/GUIDE DIN 3X32 .100CTS ML | (J1,J2) | | | 907388-001 | EJECTOR EURO-DIN CONN STACK LATCH EURO-DIN CONNECTOR STACK CATCH PCBA STACK CONTROLLERS FASTENER PUSH-ON .312 DIA STUD CONN HDR DBL ROW .100CTS .025SQ 34POS CONN HDR DBL ROW .100CTS .025SQ 20POS SOCKET LC DID 4 LENE CONT | * | | 0163 | | LATCH EURO-DIN CONNECTOR STACK | * | | 0164 | | CATCH PCBA STACK CONTROLLERS | * | | 0165 | | FASTENER PUSH-ON .312 DIA STUD | * | | | 300032-016 | CONN HDR DBL ROW .100CTS .025SQ 34POS | <b>J</b> 3 | | | 300032-009 | CONN HDR DBL ROW .100CTS .025SQ 20POS | J4 <b>,</b> J5 | | | 325005-011 | SOCRET IC DIP 4-LEAF CONT GOLD 20POS | (3J) | | 0175 | 325005-012 | SOCKET IC DIP 4-LEAF GOLD 24POS .300 | (1J, 3M, 4K, | | | | | 4L) | | | 325005-007 | | (5P) | | 0177 | 325005-010 | SOCKET IC DIP 4-LEAF CONT GOLD 40POS | (5R,5U,6H, | | | | | 6K) | | 0178 | · · · · · · · · · · · · · · · · · · · | SOCKET IC DIP 4-LEAF CONT GOLD 24POS | (6F) | | 0179 | | TAPE DOUBLE SIDED .50 WIDE | (Y1,Y2) | | 0180 | | CONN HDR DBL ROW .100CTS .025SQ 6POS | JUMP B,C | | 0181 | | CONN HDR SGL ROW .100CTS .025SQ 3POS<br>JUMPER 0.025 SQ 0.100 CENTERS GOLD PL | JUMP A | | 0182 | 325033-001 | JUMPER 0.025 SQ 0.100 CENTERS GOLD PL | (JUMP A, B & C) | | | | | | Figure A-10. Part No. 903496, Schematic Diagram (Sheet 1 of 12) M8158A Figure A-10. Part No. 903496, Schematic Diagram (Sheet 2 of 12) Figure A-10. Part No. 903496, Schematic Diagram (Sheet 3 of 12) A-27 M8158A Figure A-10. Part No. 903496, Schematic Diagram (Sheet 4 of 12) Figure A-10. Part No. 903496, Schematic Diagram (Sheet 5 of 12) A-29 M8158A Figure A-10. Part No. 903496, Schematic Diagram (Sheet 6 of 12) M8158A A-30 Figure A-10. Part No. 903496, Schematic Diagram (Sheet 7 of 12) A-31 M8158A Figure A-10. Part No. 903496, Schematic Diagram (Sheet 8 of 12) Figure A-10. Part No. 903496, Schematic Diagram (Sheet 9 of 12) A-33 M8158A Figure A-10. Part No. 903496, Schematic Diagram (Sheet 10 of 12) Figure A-10. Part No. 903496, Schematic Diagram (Sheet 11 of 12) A-35 M8158A Figure A-10. Part No. 903496, Schematic Diagram (Sheet 12 of 12) # NOTES A-37 M8158 # NOTES M8158 A-38 ### APPENDIX B #### TWO-BOARD WDC MAINTENANCE AIDS The following Programmed Logic Array (PAL) information, interface data, parts list data and logic diagrams for the WDC Controller, Part No. 903439-001 and SCSI Bus Adapter, Part No. 907649-001 are provided to aid in clarifying the operation of the WDC and assist in the maintenance of the PCBAs: | INFORMATION | FIGURE | TABLE | |---------------------------------------------------------|--------|-------| | BOSS IX System to WDC Programmed I/O PAL Timing Diagram | B-1 | | | BOSS IX System to WDC Programmed I/O PAL State Diagram | B-2 | | | BOSS IX System to WDC Programmed DMA PAL Timing Diagram | B-3 | | | WDC to BOSS IX System Programmed DMA PAL State Diagram | B-4 | | | BOSS IX System to WDC PAL Signal Listing | | B-1 | | WDC to BOSS IX System Programmed I/O PAL Timing Diagram | B-5 | | | WDC to BOSS IX System Programmed I/O PAL State Diagram | B-6 | | | WDC to BOSS IX System Programmed DMA PAL Timing Diagram | B-7 | | | WDC to BOSS IX System Programmed DMA PAL State Diagram | B-8 | | | BOSS IX System I/O Bus (EBUS) Interface Signal | | | | Descriptions | | B-2 | | SCSI Interface Signal Descriptions | | B-3 | | List of WDC Mnemonics | | B-4 | | Part No. 903439-001, Parts Location Diagram | B-9 | | | Part No. 903439-001, List of Parts (2 Sheets) | | B-5 | | Part No. 903439-001, Schematic Diagram (13 Sheets) | B-10 | | | Part No. 907649-001, Parts Location Diagram | B-11 | | | Part No. 907649-001. List of Parts | | B-6 | | Part No. 907649-001, Schematic Diagram | B-12 | | #### NOTE The PAL state diagrams and equations in this appendix are provided for reference purposes only and will not be maintained. Figure B-1. BOSS IX System to WDC Programmed I/O PAL Timing Diagram Figure B-2. BOSS IX System to WDC Programmed I/O PAL State Di M8158A Figure B-3. BOSS IX System to WDC Programmed DMA PAL Timing Diagram Figure B-4. WDC to BOSS IX System Programmed DMA PAL State Diagram B-5 M8158A ### Table B-1. BOSS IX System to WDC PAL Signal Listing CCLK BUSY REQ /OUT /DAT ENABLE /DRBUS DATLAT /PIOIN GND /ENB /PIOINM /ACKIN /LDRE /FLDR /UDRE /FUDR /BRQIN /PREFET VCC PREFET = /ENABLE + PREFET \* /BRQIN + BUSY FUDR := REQ \* /UDRE \* /LDRE \* /PREFET \* /DRBUS \* /ACKIN \* /BRQIN \* ENABLE \* OUT \* DAT + REQ \* PIOIN + FUDR \* /ACKIN \* ENABLE + PIOIN \* /BUSY \* /ENABLE \* /LDRE \* /FLDR + LDRE \* /BUSY \* /ENABLE \* /DRBUS \* /UDRE UDRE := FUDR \* ENABLE \* OUT \* DAT \* /PIOIN \* REQ + UDRE \* ENABLE \* /DRBUS \* BUSY + FUDR \* /ENABLE \* /BUSY \* LDRE + UDRE \* /ENABLE \* /BUSY \* /FLDR FLDR := REQ \* ENABLE \* OUT \* DAT \* UDRE \* /LDRE \* /ACKIN + FLDR \* ENABLE \* BUSY \* /ACKIN + PIOIN \* /BUSY \* /ENABLE \* LDRE LDRE := FLDR \* ENABLE \* OUT \* DAT \* REQ + LDRE \* ENABLE \* /DRBUS \* BUSY + DRBUS \* /BUSY \* ENABLE + LDRE \* /FLDR \* /BUSY ACKIN := REQ \* DATLAT + REQ \* ACKIN + DATLAT \* /BUSY BRQIN := REQ \* PREFET \* ENABLE \* OUT \* DAT + REQ \* UDRE \* /LDRE \* OUT \* DAT \* /ACKIN \* ENABLE + BRQIN \* /DRBUS \* ENABLE + PIOIN \* ENABLE \* /BUSY \* PREFET PIOIN := /REQ + /OUT + ACKIN Figure B-5. WDC to BOSS IX System Programmed I/O PAL Timing Diagram B-7 M8158A Figure B-6. WDC to BOSS IX System Programmed I/O PAL State Diagram Figure B-7. WDC to BOSS IX System Programmed DMA PAL Timing Diagram B-9 M8158A Figure B-8. WDC to BOSS IX System Programmed DMA PAL State Diagram Table B-2. BOSS IX System I/O Bus (EBUS) Interface Signal Descriptions | SIGNAL | IN/OUT | DESCRIPTIONS | | | |-------------------|--------|--------------------------------------------------------------------------------------|--|--| | AB00-23 | IN/OUT | 23-BIT ADDRESS BUS | | | | AS- | IN/OUT | ADDRESS STROBE, TO INDICATE ADDRESS ON THE ADDRESS BUS IS STABLE | | | | BGACK- | IN/OUT | BUS GRANT ACKNOWLEDGE, TO INDICATE BUS<br>CONTROL IS BEING TRANSFERRED | | | | BGNT- | IN | BUS GRANT, TO INDICATE GRANT THE BUS FROM 68000 UP | | | | BERR- | IN | BUS ERROR, TO INDICATE ABNORMAL CONDITION<br>ON THE HOST BUS | | | | BR- | OUT | BUS REQUEST, TO INDICATE ADAPTER IS REQUESTING USAGE OF BUS | | | | BPRO- to<br>BPR3- | OUT | BUS PRIORITIES, ENCODED PRIORITY ADDRESS<br>USED TO RESOLVE PRIORITIES BY BUS MASTER | | | | CCLK- | IN | CPU CLOCK | | | | DB00-15 | IN/OUT | 16-BIT DATA BUS, USED TO TRANSFER COMMANDS AND DATA | | | Table B-3. SCSI Interface Signal Descriptions | SIGNAL | IN/OUT | DESCRIPTIONS | |-----------------|--------|----------------------------------------------------------------------------------------------------------------------| | I-/O | IN | IN/OUT, TO INDICATE FLOW DIRECTION OF IN-<br>FORMATION ON THE SASI BUS | | C-/D | IN | COMMAND/DATE, TO INDICATE WHETHER INFORMA-<br>TION ON THE BUS IS COMMAND OR DATA | | BUSY- | IN | BUSY TO INFORM ADAPTER THAT CONTROLLER IS READY TO CONDUCT TRANSACTIONS | | MSG- | IN | MESSAGE, TO INDICATE THAT SASI BUS IS IN<br>THE MESSAGE PHASE | | REQ- | IN | REQUEST, TO REQUEST A BYTE FROM ADAPTER OR TO INDICATE THAT DATA ON BUS IS STABLE | | ACK- | OUT | ACKNOWLEDGE, TO INDICATE TO CONTROLLER<br>THAT ADAPTER HAS ALREADY TAKEN A BYTE OR<br>THAT DATA ON THE BUS IS STABLE | | RST- | OUT | RESET, TO FORCE THE CONTROLLER INTO AN IDLE STATE | | SEL- | OUT | SELECT, TO INITIATE A COMMAND TRANSACTION | | DB7- to<br>DB0- | IN/OUT | 8-BIT DATA BUS, USED TO TRANSFER COMMANDS<br>AND DATA | ## Table B-4. List of WDC Mnemonics SIGNAL NAMES DESCRIPTION AB01-23 EBUS ADDRESS BUS BITS 01 THROUGH 23 ACKIN ACKNOWLEDGE DATA IN TO CONTROLLER ACKOUT ACKNOWLEDGE DATA OUT FROM CONTROLLER BD0-15 BUFFERED DATA BITS 0 THROUGH 15 BERR EBUS BUS ERROR BG EBUS BUS GRANT BACK EBUS BUS GRANT ACKNOWLEDGE CCLK HOST CPU CLOCK CLRBER CLEAR BUS ERROR LATCH DATLAT DATA LATCH DB00-15 EBUS DATA BUS BIT 00 THROUGH 15 DBDIR DATA BUS DIRECTION DMADRL LOAD LOWER DMA ADDRESS REGISTER DMADRM LOAD MIDDLE DMA ADDRESS REGISTER DMADRH LOAD HIGHER DMA ADDRESS REGISTER DRBUS DRIVE EBUS DTACK EBUS DATA TRANSFER ACKNOWLEDGE ENVECT ENABLE VECTOR ONTO EBUS FC2 EBUS FUNCTION CODE BIT 2 FLDR FETCH FROM LOWER BYTE OF DATA REGISTER | PAD | 130 LATION CH | iart | |---------|---------------|-----------| | CUT NO. | LOCATION | REMARKS | | 1 | 5K-9 | COMP SIDE | | JUMPER WIRE CHART | | | | | |-------------------|-------|-------|-----------------------|--| | JUMP NO. | FROM | TO | Remarks | | | ł | 5K-9 | 2H-6 | COMP SIDE | | | 2 | 1P-10 | 14-10 | COMP SIDE | | | 3 | 50-7 | 50-8 | COMP SIDE, LOCATION | | | | | | PIN 8, NOT I.C. PIN 8 | | Figure B-9. Part No. 903439-001, Parts Location Diagram Table B-5. Part No. 903439-001, List of Parts (Sheet 1 of 2) | REF | | | | |------|------------|----------------------------------------------------------------------------------------------------------------------------------|------------------| | NO. | PART NO. | DESCRIPTION | REFERENCE | | 0001 | 004054 004 | | | | | | PCB WDC BUS ADAPTER | * | | | 762022-003 | LABEL TAB .375X1.250 YEL | * | | | 101514 | IC 7438 BUFFER QUAD 2 INPUT NAND | 5B | | | 101709 | IC 74LS00 QUAD 2-IN NAND | 5H,5J | | | 101710 | IC 7438 BUFFER QUAD 2 INPUT NAND IC 74LS00 QUAD 2-IN NAND IC 74LS02 QUAD 2 IN NOR IC 74LS08 QUAD 2INP AND IC 74LS04 HEX INVERTER | 3K | | | 101711 | IC 74LS08 QUAD 2INP AND | 3L,5K | | | 101656 | | 5G | | | 161015 | IC 74LS14 HEX SCHMITT TRIGGER INVERTER | | | | 101740 | | 1D | | | 101741 | IC 74LS74 DUAL D-TYPE POS EDG-TRIG F/F | 3F | | 0018 | 101719 | IC 74LS138 3-8 LINE DECODER/DMLTPLXR | 3Н | | 0021 | 101633 | IC SN74S157 QUAD 2-1 LINEDATA SLCT/MUX | 3B | | 0022 | 161068-001 | IC SN74S157 QUAD 2-1 LINEDATA SLCT/MUX IC 74LS244 OCTAL BUFFER/LINE DRIVER | 4L,4P | | 0024 | 161064-001 | TO 741.9240 BURE LINE DD 3-97 COTAL | 1F 2T | | 0026 | 161023 | IC 74LS273 OCTAL D-TYPE FLIP-FLOP IC 74LS374 OCTAL REGISTER D-TYPE F/F | <b>4</b> J | | 0027 | 161065-001 | IC 74LS374 OCTAL REGISTER D-TYPE F/F | 3N, 3P, 4G, 4H, | | | | | 4K,4M,4N | | 0029 | 161111-001 | IC 74LS640 OCTAL BUS TRANS INV 3 STATE | | | 0030 | 161145-001 | IC 74LS697 SYNC U/D BINARY COUNTER | 1J,1M,1N,1P, | | | | | 2P | | 0033 | 101315 | IC 74S00 QUAD 2 INPUT POS NAND GATE | | | | 101655 | IC 74S02 POS-NOR GATE TOTEM-POLE | 2D,3C | | | 101623 | IC-74S11 3 INPUT AND | 3G | | | 101625 | | | | 0037 | 101627 | IC 74S32 QUAD 2 INPUT POSITIVE-OR GATE IC SN74S38 QUAD 2 INPUT POS NAND BFFR | 1A,2F | | | 101615 | IC 74S08 QUAD 2 INPUT POS AND GATE | | | | 101628 | TC $74$ S64 $4$ -2-3-2 INDIT AND/OR INV CATE | 1B . | | | 101629 | IC 74S64 4-2-3-2 INPUT AND/OR INV GATE IC SN74S74 DUAL D-TYPE FLIP/FLOP IC 74S112 DUAL J-K EDGE TRIG FLIP/FLOP | 2C 2H 3D 5D | | | 101630 | TC 74S112 DUAL J-K EDGE TRIG FLIP/FLOP | 3E.5F | | | 161076-001 | TC 74S112 DOAD O IN EDGE TRIG FEIF/FIRST | 2G | | | 101631 | IC 74S133 13 INP NAND IC 74S138 DECODER/DEMULTIPLEXER | 2J | | | 161009 | IC 74S240 OCTAL BUFFER 3-STATE TTL | 1F 1G | | 0047 | | TO SN74S260 DITAL 5 INDIFF DOS-NOR CATE | 2E | | | | IC SN74S260 DUAL 5 INPUT POS-NOR GATE IC 74S244 OCTAL BUFFER | 1H | | 0055 | | | 4E | | | 911000-008 | TO DAT MING MOOTH COMMISSION SEQUENCES | 4E | | | 119016-003 | IC PAL WDC HOST/CONTROLLER SEQUENCER RES NIWK SIP C/C 8 PIN 7 RES 1.0K OHM | 91 7 | | | 119010-003 | RES NIWK DIP 16 PIN 28 RES 220/330 OHM | | | | 104010-001 | CAD GEDAM ZEIL AVIAT 111E - 00 20% 50% | 03-33 | | | | CAP CERAM Z5U AXIAL .1UF +80 -20% 50V<br>CAP ALUM ELECT 100UF +75 -20% 6V<br>CONN DIN FML 3X32 PRESS-FIT 64 POS A&C | 01 2 | | | 108016-004 | CONN. DIN FAC. 2V22 DDDGG FFM 64 DOG ASC | C1,2 | | 0080 | | CONN DIN FML 3X32 PRESS-FIT 04 PUS A&C | J1,4<br>/ T1 | | 0081 | | CONN HOUSING/GUIDE DIN 3X32 .100CTS ML | (J1,2) | | | 300032-012 | CONN HDR DBL ROW .100CTS .025SQ 50 POS<br>EJECTOR EURO-DIN CONN STACK | J3<br>(T1 2) | | 0084 | | EJECTOR EURO-DIN CONN STACK | (J1,2) | | • | 907769-001 | LATCH EURO-DIN CONNECTOR STACK | (U1,4)<br>(T1 2) | | | 907985-001 | LATCH EURO-DIN CONNECTOR STACK CATCH PCBA STACK CONTROLLERS FASTENER PUSH-ON .312 DIA STUD | (J1,2) | | 0087 | | FASTENER PUSH-ON .312 DIA STUD | (JI,2) | | | 325005-011 | | | | 0095 | 331014-005 | SWITCH DIP SLIDE SPST AUTO-INSERT 8SEC | (4B) | Table B-5. Part No. 903439-001, List of Parts (Sheet 2 of 2) | REF<br>NO. | PART NO. | DESCRIPTION | REFERENCE | |------------|------------|--------------------------------------|-----------| | | 152001-001 | DIODE LIGHT EMITTING GREEN DIFF LENS | CR1 | | 0097 | 111000-029 | RES CARBON FILM .25W 5% 3300HM | R3 | | 0098 | 216021-004 | STANDOFF INS .62L SNAP-IN | * | | 0099 | 907634-001 | CBL ASSY DC PWR WDC BUS ADAPTOR/WDC | * | | REFERENCE DESIGNATIONS | | | | | | | |------------------------|----------|--|--|--|--|--| | LAST USED | NOT USED | | | | | | | R 3 | · | | | | | | | C32 | | | | | | | | CRI | | | | | | | | | | | | | | | | | · | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | POWER CHA | POWER CHART (UNLESS OTHERWISE SPECIFIED) | | | | | | | | | | |------------|------------------------------------------|-----|------|------|-----|--|--|--|--|--| | DEVICE | +5V/+5VB . 4 | GND | +12V | ∸12V | -5V | | | | | | | ALL 20 PIN | 2Φ | 10 | | | | | | | | | | ALL 16 PIN | 16 | 8 | | | | | | | | | | ALL 14 PIN | 14 | 7 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | · | | | | | | | | | | | | | | | | | | | | | | | | | · | | | | | | | | | | Figure B-10. Part No. 903439-001, Logic Diagram (Sheet 1 of 13) ## COMPONENT MAP | IA | 74538 | 4 | 4 | 4 | | 311 | 74L5374 | 7 | | | | ſ | 6E | SPARE | | | | | |------------|----------------------|----|-----|----------|----|------------|----------------|-----------|--------------|----------|----------|----------|----|---------------------------------------|--------------------------------------------------|---|----------|-----------| | 18 | 74564 | 4 | - | - | | 3 <i>P</i> | 74LS374 | 9 | | | | t | | >< | | | | | | 10 | SPARE | • | | | - | | | | | | | l | 6F | SPARE | <del> </del> | | | | | | 3,7,,,,, | | | | | | | | - | | | İ | | <b>&gt;</b> | | | | | | 1D | 74LS51 | ٠5 | | | | | | | | | | ı | 66 | SPARE | | | | <b></b> - | | IE | 74L5240 | 5 | 5 | 5 | 5 | 48 | SWITCH | 4 | | | | | | | | | | | | | | 6 | 6 | // | 11 | 40 | 74L514 | 10 | 10 | 10 | 10 | İ | 6H | SPARE | | | | | | IF | 745240 | 6 | 6 | 6 | 6 | | | 10 | | | | 1 | | > < | | | | | | | | 6 | 6 | | | 40 | 74LS640 | 10 | | | | Ī | 6J | SPARE | | | | | | 16 | 745240 | 6 | 6 | 6 | 6 | 4E | PAL | 11 | | | | | | > < | | | | | | | | 8 | 8 | 8 | | 4F | PAL | 11 | | | | | 6K | SPARE | | | | | | IH | 745244 | 6 | 6 | 6 | 6 | 46 | 74LS374 | ΙØ | | | | | | >< | | | | | | | | 6 | 8 | 8 | 8 | 4H | 74LS374 | 10 | | | | | 6L | SPARE | | | | | | 15 | 74L5 697 | 8 | | | | 45 | 74L5273 | 9 | | | | | | $\geq \leq$ | | | | | | IK | 74LS 64Ø | 9 | | | | 4K | 74L5374 | 9 | | | | | | | | | | | | 11 | 74L564Ø | 7 | | | | 44 | 74L5244 | // | Ιİ | /1 | 11 | | | | | | | | | IM | 74LS697 | 8 | | | | | | // | 11 | // | 11 | | | | | | <u> </u> | | | IN | 74LS697 | 8 | | | | 4M | 74LS374 | 9 | | | / | | | | | | | <u> </u> | | IP | 74LS697 | 8 | | | | 4N | 74L5374 | 7 | | | | | | | | | | | | | | | | | | 4P | 7.4L5244 | 9 | 9 | 9 | 9 | | | | <u> </u> | | | | | | | | • | | | | | 9 | 9 | 9 | 9 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 26 | 74574 | 4 | 4 | | | | | | | | | | | · · · · · · · · · · · · · · · · · · · | | | | <u> </u> | | 20 | 74502 | 4 | 5 | 5 | 5 | 5B | 7438 | 10 | 10 | 10 | 10 | | | | | | | | | 2E | 74526¢ | 5 | 5 | | | 50 | RES NTWK | 10 | | / | $\angle$ | | | | | | | | | 2F | 74 <i>5</i> 38 | 5 | 5 | 5 | 6 | 50 | 74574 | 11 | | $\angle$ | | | | | | | | | | 2G | 745133 | 6 | | | | 5E | SPARE | | | - | | | | | | | | ļ | | 2H | 74574 | 11 | 11 | / | | | | | | | | | | | | | | | | 25 | 74LS138 | 6 | | | | 5F | 745112 | 4 | 10 | | | | | <u>.</u> | ļ | | | | | 2K | 74532 | 6 | 6 | 7 | 7 | 56 | 741504 | 7 | 9 | 11 | 11 | | | | <u> </u> | | | | | 2L | 74 <i>S</i> \$\psi 8 | 7 | 8 | 8 | 8 | | | | | | | } | | | ļ | | | | | | | | | | | 5H | 74LSØØ | 6 | 10 | 11 | | ŀ | | | | | | | | | 241.64.63 | | | | | 55 | 74LSØØ | 6 | 9 | 10 | 4. | | | | <u> </u> | | | | | 2P | 74LS697 | 8 | | | | 5K | 74LSQ8 | <i>11</i> | // | 11 | // | | | | | | | | | - | | | | ļ | | 5 <u>L</u> | 74SØØ<br>SPARE | 5 | - | | | | | <del></del> | | | | | | - | | | | | | 3M | SPARE | | | | | | | | <u> </u> | • | | <u> </u> | | 3B | 745157 | 4 | | | | 5N | SPARE | | | | | | | · · · · · · · · · · · · · · · · · · · | <del> </del> | | | <u> </u> | | 36 | 74502 | 4 | | | | 3" | DIANE | | <del> </del> | | | | | | <del> </del> | | <br> | | | 30 | 74502 | 5 | 5 | | | | | <b> </b> | ļ | | | <b> </b> | | | <del> </del> | | | | | 3E | 745112 | 5 | 5 | | | | | | | | | | | | <b> </b> | | | | | 3F | 745774 | 10 | 100 | | | | | | | | | | | | | | | | | 36 | 74511 | 4 | 10 | 11 | | | | | | | | , I | | | | | | | | 3 <i>H</i> | 74LS138 | 6 | | | | | | | | | | | | | | | | | | 3 <i>J</i> | 74LS24Ø | 6 | 6 | 6 | 6 | | | | <u> </u> | | | | | | | | | | | | | 6 | 6 | 6 | 6 | | | | | | | | | | | | | | | 3K | 74LSØ2 | 7 | 11 | <b> </b> | | 60 | SPARE | | | | | | | | | | | | | 34. | 74LSØ8 | 6 | 7 | 9 | | | | | | | | İ | | | | | | | | 3 <i>M</i> | SPARE | | | | | 60 | SPARE | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | . — | | | | | | • | | | | | | | Figure B-10. Part No. 903439-001, Logic Diagram (Sheet 2 of 13) M8158A Figure B-10. Part No. 903439-001, Logic Diagram (Sheet 3 of 13) Figure B-10. Part No. 903439-001, Logic Diagram (Sheet 4 of 13) Figure B-10. Part No. 903439-001, Logic Diagram (Sheet 5 of 13) Figure B-10. Part No. 903439-001, Logic Diagram (Sheet 6 of 13) Figure B-10. Part No. 903439-001, Logic Diagram (Sheet 7 of 13) Figure B-10. Part No. 903439-001, Logic Diagram (Sheet 8 of 13) Figure B-10. Part No. 903439-001, Logic Diagram (Sheet 9 of 13) Figure B-10. Part No. 903439-001, Logic Diagram (Sheet 10 of 13) Figure B-10. Part No. 903439-001, Logic Diagram (Sheet 11 of 13) Figure B-10. Part No. 903439-001, Logic Diagram (Sheet 12 of 13) | .73 | | | |-----------|------|----| | | GND | | | 3 | SDØ- | 10 | | 1 = | GNU | | | 13 | 5DI- | | | 3 4 5 6 7 | GND | IΨ | | ے | 502- | | | 6 | GND | !D | | | 503- | | | 8 | 5D3- | 10 | | 9 | 0/2 | | | 10 | SD4- | 10 | | 11 | GNO | - | | 12 | SD5- | id | | 13 | U110 | | | 12 | SD6- | | | 14 | GND | IØ | | 15 | SD7- | | | 16 | GND | IØ | | 17 | 4,00 | | | 18 | 640 | | | 19 | GND | | | 20 | | | | 21 | GND | | | 22 | | | | 23 | GND | | | 24 | | | | 25 | GND | | | 1 2 3 | | | | | <i>J</i> 3 | | | |---|------------|--------------|----| | Ì | 26 | GND | | | | 27 | | | | | 28 | GND | | | | 29 | | | | į | 3Ø<br>31 | GND | | | | 32 | | | | | 33 | GND | | | | 34 | | | | | 35 | GND | | | | 36 | BYSY-I | ıφ | | | 37 | GNU | | | į | 38 | ACK-I | 10 | | | 39 | GND | • | | i | 40 | RST-I | IΦ | | | 41 | GND | • | | | 42 | MSG-I | 10 | | | 43 | GND | | | | 44 | SEL-I<br>GND | IΦ | | | 45 | C-/DI | | | | 46 | GND | IΦ | | ٠ | 47 | REQ-I | | | | 48 | GND | ıφ | | | 49<br>50 | I-/0I | ΙΦ | | | ושכו | <del></del> | ΙΨ | | J4 | | |----|-------------| | 7 | <u>+/2V</u> | | 2 | GND | | | GND | | | ± 5V | | 4 | | Figure B-10. Part No. 903439-001, Logic Diagram (Sheet 13 of 13) Figure B-11. Part No. 907649-001, Parts Location Diagram Table B-6. Part No. 907649-001, List of Parts (Sheet 1 of 2) | REF | | | | |------|------------|-----------------------------------------------------------------------------------------------------------------|-----------------| | NO. | PART NO. | DESCRIPTION | REFERENCE | | 0001 | 905150-001 | DOR RUG ADADT 1/2" CTDEAMED CONTROLLED | * | | | 762022-003 | PCB BUS ADAPT 1/2" STREAMER CONTROLLER LABEL TAB .375X1.250 YEL | * | | | 101514 | IC 7438 BUFFER QUAD 2 INPUT NAND | 5B | | | 101709 | IC 74LS00 QUAD 2-IN NAND | 5H,5J | | | 101710 | IC 74LS02 QUAD 2 IN NOR | 3K | | | 101711 | IC 74LS08 QUAD 2INP AND | 3L,5K | | | 101656 | IC 74LS04 HEX INVERTER | 5G, 5K | | | 161015 | IC 74LS14 HEX SCHMITT TRIGGER INVERTER | 4C | | | 101740 | IC 74LS51 DUAL 2-WIDE 2-IN-&/OR-INVERT | 1D | | | 101633 | IC SN74S157 QUAD 2-1 LINEDATA SLCT/MUX | 3B | | | 161068-001 | IC 74LS244 OCTAL BUFFER/LINE DRIVER | | | | 161064-001 | | • | | | 161023 | | 4J | | | 161065-001 | IC 74LS374 OCTAL REGISTER D-TYPE F/F | 3N, 3P, 4H, 4K, | | ••• | | 10 /4105/4 CCIM RECIDIEN D THE 1/1 | 4M, 4N | | 0029 | 161111-001 | IC 74LS640 OCTAL BUS TRANS INV 3-STATE | 1K,1L,4D | | | 161151-001 | | 1J,1M,1N,1P, | | | | 10 / ILLOUS BING 6/B GOOKI/ILLO | 2P,3M | | 0033 | 101315 | IC 74S00 QUAD 2 INPUT POS NAND GATE | 5L | | | 101655 | IC 74S02 POS-NOR GATE TOTEM-POLE | 2D,3C | | | 101623 | IC 74S11 3 INPUT AND | 3G | | | 101625 | IC 74S32 QUAD 2 INPUT POSITIVE-OR GATE | 2K | | | 101627 | | | | | 101615 | IC 74S08 QUAD 2 INPUT POS AND GATE | 2L | | 0039 | 101628 | IC 74S64 4-2-3-2 INPUT AND/OR INV GATE | 1B | | 0041 | 101629 | IC SN74S74 DUAL D-TYPE FLIP/FLOP | | | | | | 3F.6E | | 0043 | 101630 | IC 74S112 DUAL J-K EDGE TRIG FLIP/FLOP | 3E,5F | | 0044 | 161076-001 | TC 74S133 13 TND NAMO | 2C | | 0045 | 101631 | IC 74S138 DECODER/DEMULTIPLEXER | 2J,3H | | 0046 | 161009 | IC 74S240 OCTAL BUFFER 3-STATE TTL | 1F,1G,6D | | 0047 | 101637 | IC SN74S260 DUAL 5 INPUT POS-NOR GATE | 2E | | 0048 | 161074-001 | IC 74S244 OCTAL BUFFER | 1H | | 0050 | 161006 | IC 74S374 OCTAL D-TYPE FLIP/FLOP | 4G | | 0051 | 101671 | IC 74S280 9 BIT ODD/EVEN PARITY GEN | 5E | | | 911006-009 | IC PAL SCSI TAPE ADAPT CONT/HOST SEQR IC PAL WDC HOST/CONTROLLER SEQUENCER | 4E | | 0056 | 911009-004 | IC PAL WDC HOST/CONTROLLER SEQUENCER | 4F | | 0061 | 119001-002 | RES NTWK SIP 8 PIN 7 RES 1.0K OHM | R1,2 | | | 119009-004 | RES NTWK DIP 16 PIN 28 RES 220/330 OHM | | | | 104010-001 | CAP CERAMIC Z5U AXL .1UF +80 -20% 50V | C3-32 | | 0076 | 108016-004 | CH /HOIT HIHOT 1000L 175 200 CV | C1 / 2 | | 0080 | 300092-001 | CONN DIN FML 3X32 PRESS-FIT 64 POS A&C | | | 0081 | 310019-001 | CONN HOUSING/GUIDE DIN 3X32 .100CTS ML | (J1,2) | | 0082 | 325003-061 | CONN HOUSING/GUIDE DIN 3X32 .100CTS ML<br>CONN HDR .025SQ PCB 50POS RA W/LG LTCH<br>EJECTOR EURO-DIN CONN STACK | J3 | | 0084 | 907388-001 | | | | 0085 | 907769-001 | LATCH EURO-DIN CONNECTOR STACK | (J1,2) | | 0086 | 907985-001 | CATCH PCBA STACK CONTROLLER FASTENER PUSH-ON .312 DIA STUD | (J1,2) | | 0087 | 214027-001 | | | | 0090 | 325005-011 | SOCKET IC DIP 4-LEAF CONT GOLD 20 POS | (4F,4E) | Table B-6. Part No. 907649-001, List of Parts (Sheet 2 of 2) | REF<br>NO. | PART NO. | DESCRIPTION | REFERENCE | |------------|------------|----------------------------------------|-----------| | 0095 | 331014-005 | SWITCH DIP SLIDE SPST AUTO-INSERT 8SEC | SW1 (4B) | | 0096 | 152001-001 | DIODE LIGHT EMITTING GREEN DIFF LENS | DS1 | | 0097 | 111000-029 | RES CARBON FILM .25W 5% 330 OHM | R3 | | 0100 | 907821-001 | COVER PLATE 1/2" STREAMER CONTROLLER | (J3) | | 0101 | 208000-001 | RIVET BLIND .116DX.188L ALUM | * | | REFERENCE DESIGNATIONS | | | | | | | |------------------------|----------|--|--|--|--|--| | LAST USED | NOT USED | | | | | | | R 3 | | | | | | | | C32 | | | | | | | | DSI | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | POWER CHART (UNLESS OTHERWISE SPECIFIED) | | | | | | | | | |------------------------------------------|--------------|-----|------|------|-----|--|--|--| | DEVICE | +5V/+5VB . 4 | GND | +12V | -12V | -5V | | | | | ALL 20 PIN | 20 | 10 | | | | | | | | ALL 16 PIN | 16 | В | | | | | | | | ALL 14 PIN | 14 | 7 | | | | | | | | | | | | | | | | | | | | | , | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Figure B-12. Part No. 907649-001, Logic Diagram (Sheet 1 of 15) ## **COMPONENT MAP** | IA | 74538 | 4 | 4 | 4 | | 3N | 74L5374 | 7 | | | | | 6E | 74574 | 12 | 12 | | |----------------------------------------|-----------------|----------|----|-----------|--------------|----------|--------------------|----------|----------|---------------|----------|---|----------------------------------------|---------------------------------------|--------------------------------------------------|----------|--------------| | 1B | 74564 | 4 | - | | | 3P | 7415374 | 9 | K | | | | | | <del> </del> | | | | 10 | SPARE | | | | | | 7423374 | - | | | | | 6F | SPARE | | | | | - | SPARE | | | | | | | <u> </u> | | | | | - | DIAKE | | | <del> </del> | | ID | 74LS51 | 5 | | | | | | | | | | , | 66 | SPARE | | | - | | 1E | 74L524Ø | 5 | 5 | 5 | 5 | 48 | SWITCH | 4 | | | | | 60 | SPANE | | | - | | \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ | 7423240 | 6 | 6 | 11 | 11 | 40 | 74L514 | 10 | 10 | 10 | 10 | | 6H | SPARE | <del> </del> | | <br>ļ | | IF | 745240 | 6 | 6 | 6 | 6 | 1 | 742574 | 10 | 14 | 10 | 10 | | - | SPARE | <del> </del> | | | | | 743244 | 6 | 6 | 6 | 10 | 40 | - 74L5640 | 10 | | | | | 63 | SPARE | <b></b> | | <br><b></b> | | 16 | 745240 | 6 | 6 | 6 | 6 | 4E | PAL | 11 | | | | | - | SPAKE | | | <br> | | 25 | 143244 | 6 | 6 | 9 | 6 | 4F | PAL | 11 | | | | | 6K | SPARE | | | <br><u> </u> | | | 745244 | , | 6 | 6 | | 46 | 745374 | 10 | | | | | 6× | SPARE | | | <br> | | IH | 745244 | 6 | 8 | 8 | 8 | 4H | <del></del> | <u> </u> | | | | | | COARE | - | <u> </u> | | | 12 | 74/0/07 | 6 | 0 | 0 | ° | 47 | 7415374 | 10 | | | | | 6L | SPARE | | | <br>- | | 15 | 7415697 | 8 | | - | $\leftarrow$ | | 74L5273 | 9 | | | | | - | | <del> </del> | | | | IK | 74L5640 | 9 | | | | 4K | 74L5374<br>74L5244 | 9 | <b>/</b> | <del>//</del> | <b></b> | | <del> </del> | | - | | <b> </b> | | 1L | 74L564Ø | 7 | | / | | 41 | 1463644 | // | 11 | // | 11 | | <u> </u> | | | ļ | <b> </b> | | IM | 74LS697 | 8 | | | | | 741 4374 | 11 | 11 | " | 11 | | <b> </b> | | | | <br><u> </u> | | <i>W</i> | 74LS697 | 8 | | < | | 4M | 74LS374 | 9 | | | <b>/</b> | | <b> </b> | <u> </u> | | | | | IP | 74LS697 | 8 | | | | 41 | 74L5374 | 7 | | <u> </u> | | | <b> </b> | | - | ļ | <br><u> </u> | | | - | | | | | 49 | 74LS244 | 9 | 9 | 9 | 9 | | <u> </u> | | | | <b> </b> | | | | | | | | | | 9 | 9 | 9 | 9 | | | | ļ | | <br><u> </u> | | | 74076 | | | | | | | <b></b> | | | | | <u> </u> | | | | ļ | | 26 | 74574 | 4 | 4 | / | | | | <u> </u> | | | | | | | | | | | 20 | 74502 | 4 | 5 | 5 | 5 | 5B | 7438 | 10 | 10 | 10 | 10 | | | | · · | | | | 2E | 74526¢ | 5 | 5 | _ | | 50 | RES NTWK | 10 | | / | | | | | | | | | 2F | 74538 | 5 | 5 | 5 | 6 | 50 | 74574 | 11 | <b>_</b> | / | / | | | | ļ | | | | 26 | 745133 | 6 | | / | | 5E | 745280 | 10 | | / | | | | | | | <br> | | 2H | 74574 | 11 | 11 | | | | <b>1</b> | | | / | / | | | | | | <br> | | 25 | 745138 | 6 | | <u>/_</u> | <u> </u> | 5F | 745112 | 4 | 10 | / | | | | | | | | | 2K | 74532 | 6 | 6 | 7 | 7 | 56 | 74LS Ø4. | 7 | 9 | 11 | 11 | | | | <b> </b> | | <br> | | 2L | 74 <i>5</i> \$8 | 7 | 8 | 8 | 8 | | | <u> </u> | | / | | | ļ., | | | | | | | | | | | | 5H | 74L5ØØ | 6 | 10 | // | | | | | | | | | | | <u>-</u> | | | <b> </b> | 5.7 | <del> </del> | 6 | 9 | 10 | | | | | | | | | 2P | 74LS697 | 8 | | | | 5K | 74LSQ8 | 11 | // | // | // | | | | | | | | | | | | | | 51 | 74500 | 5 | 10 | 12 | | | | | | | | | | | | | | | 5M | SPARE | <b> </b> | | | | | | | | | <br> | | | 946.55 | | | | | | | <u> </u> | · . | | | | | · · · · · · · · · · · · · · · · · · · | | | | | 38 | 745157 | 4 | | | | 5N | SPARE | ļ | | | | | | | | | | | 36 | 74502 | 4 | | | | <u> </u> | | | | | | | | | | | | | 30 | 74574 | 5 | 5 | /_ | $\angle$ | | | | | | | | | | | | | | 3E | 745112 | 5 | 5 | /_ | | | | <u> </u> | | | | | | | | | | | 3 <i>F</i> | 74 574 | 10 | 10 | | | | <u> </u> | | | | | | ا ـــــــا | | | | <br> | | 36 | 74511 | 4 | 10 | 11 | | | | | | | | | | | ļ | | <br> | | 3 <i>H</i> | 74LS138 | 6 | | | | | | | | | | | | | | | <br> | | 3J | 74L524Ø | 6 | 6 | 6 | 6 | <b> </b> | | | | | | | | | | | | | | $\geq \leq$ | 6 | 6 | 6 | 6 | | | | | | | | | | | | | | 3K | 741502 | 7 | " | | | 60 | SPARE | | | | | | | | | | | | 34 | 74LSØ8 | 6 | 7 | 9 | 10 | | | | | | | į | | | | | | | 3M <sup>-</sup> | 74L5699 | 8 | | | | 60 | 745240 | 10 | 12 | | | | | | | | | | | | | | | | | | | | | | | Ĺ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | • | | <br> | Figure B-12. Part No. 907649-001, Logic Diagram (Sheet 2 of 15) Figure B-12. Part No. 907649-001, Logic Diagram (Sheet 3 of 15) Figure B-12. Part No. 907649-001, Logic Diagram (Sheet 4 of 15) Figure B-12. Part No. 907649-001, Logic Diagram (Sheet 5 of 15) Figure B-12. Part No. 907649-001, Logic Diagram (Sheet 6 of 15) M8158A Figure B-12. Part No. 907649-001, Logic Diagram (Sheet 7 of 15) Figure B-12. Part No. 907649-001, Logic Diagram (Sheet 8 of 15) Figure B-12. Part No. 907649-001, Logic Diagram (Sheet 9 of 15) Figure B-12. Part No. 907649-001, Logic Diagram (Sheet 10 of 15) Figure B-12. Part No. 907649-001, Logic Diagram (Sheet 11 of 15) Figure B-12. Part No. 907649-001, Logic Diagram (Sheet 12 of 15) Figure B-12. Part No. 907649-001, Logic Diagram (Sheet 13 of 15) | J3 | GND | | |-----------------------|-------------|-----| | 1/ | 654 | | | 2 | S00- | 0 | | 3 | GNO | | | 4 | 501- | O | | 2<br>3<br>4<br>5<br>6 | GNU | | | 17 | 502- | ı A | | 1-3- | GND | | | | 503- | | | 8 | 503-<br>GND | P | | | 504: | | | 10 | 604-<br>6ND | Ø | | 12 | - GNUD | | | 12 | <u>SD5-</u> | Ø | | 13 | GNU | | | 14 | SD6-<br>GND | A | | 15 | GND | 7 | | | 507- | | | 16 | GND | W | | 17 | | | | 18 | GND | | | 19 | | | | 20 | | | | 21 | GNO | | | 22 | | | | 23 | GNO | | | 24 | · | | | 36 | GNO | | | 26 | | | |----------|---------------|-----| | 27 | GNO | | | 28 | | | | 30<br>31 | GND | | | 30 | GND | | | 31 | | | | 32<br>33 | GND | | | 34 | | | | 35 | GND | | | 36 | BYSY-I<br>GND | 11 | | 37 | GND | , φ | | 38 | ACK-I | 10 | | 39 | GND | | | 40 | RST-I<br>GND | 10 | | 41 | MSG-I | | | 42 | GND | 10 | | 43 | SEL-I | | | 45 | GNU | | | 46 | (-/0[ | 1ds | | 47 | C-/O[<br>GND | | | 48 | REO-I<br>GND | 10 | | 19 | GND | • | | 50 | 1-/01 | 10 | | J4_ | +/2V | |------------------|------| | 1- <del>2-</del> | GND | | 1 | GND | | 12 | +5V | | 1 - 1 | | Figure B-12. Part No. 907649-001, Logic Diagram (Sheet 14 of 15) ``` PALIGRO MASTER PAL HDC HOST/CONT BFISD PART NUMBER 652036 (RAM PART NUMBER 911008 006) LOCATION 4F BUSY REO /OUT /DAT ENABLE /DRBUS DATLAT /PIDIN OND /PIDINM /ACKIN /LDRE /FLDR /UDRE /FUDR /BRGIN /PREFET VCC PREFET - /ENABLE + PREFET - /BROIN FUDR := REGO/UDREO/LDREO/PREFETO/DRBUBO/ACKINO/BREINOEMABLEOGUTODAY + REG + PIDIN + FUDR + /ACKIN + ENABLE + PIDIN + /BUSY + /ENABLE + /LDRE + /FLDR + LDRE + /BUSY + /ENABLE + /DRBUS + /UDRE = FUDR + ENABLE + DUT + DAT + /PIDIN + REG + UDRE + ENABLE + /DRBUS + BUSY + FUDR + /ENABLE + /BUSY + LDRE + UDRE + /ENABLE + /BUSY + /FLDR UDRE := REQ • EMBLE • OUT + DAT + UDRE + /LDRE • /ACKIN + FLDR • EMBLE • BUBY • /ACKIN + PIGIN + /BUBY • /EMBLE + LDRE LDRE := FLDR • ENABLE • OUT • DAT • REG + LDRE • ENABLE • /DRBUS • BUSY + DRBUS • /BUSY • ENABLE + LDRE • /FLDR • /BUSY ACKIN := REG + DATLAT + REG + ACKIN + DATLAT + /BUSY BRGIN := REG + PREFET + ENABLE + DUT + DAT + REG + UDRE + /LDRE + DUT + DAT + /ACKIN + ENABLE + BRGIN + /DRBUS + ENABLE + PIGIN + ENABLE + /BUSY + PREFET PIDINM - /REG + /OUT + ACKIN PALIGR6 HASTER PAL SCSI TAPE CONT/HOST SFISD PART NUMBER 432074 (RAH PART NUMBER 911004-009) LOGATION 4E (CHECKSUN = 6ADC) CCLK SUSY REQ DUT /DAT ENABLE /DRSUS HSQ /PIDDUT GND /EMS /PIDUTF /ACKDUT /DDSYTE /LLDR /UDRF /LUDR /SRQDUT /DPCOMP VCC PIOUTF = ACKOUT + ENABLE + /PIOOUT + BUSY + /ACKOUT + /PIOOUT + REQ + /DAT + /ENABLE + /PIOOUT + REQ + DAT + PIOUTF + /LLDR + /LUDR + BUSY • /LUDR • /LLDR • DAT • OUT • OUT • /ACKOUT := PIOUTF * /UDRF * ENABLE * /ERGOUT * /DRBUS * OPCOMP * BUEY * DAT + LUDR * PIOUTF * ENABLE * BUSY + LUDR * ACKOUT * BUSY * ENABLE * DAT LUDR := LUDR + UDRF + ENABLE + BUSY + DAT + ENABLE + BUSY + /DRBUS UDRF := PIOUTF + UDRF + ENABLE + /BRQOUT + BUBY + /LUDR + DAT + LLDR + PIOUTF + ENABLE + BUBY + PIOUTF + PIOOUT + PIOOUT + /BUBY + /ENABLE + LLDR + ACKOUT + BUBY + ENABLE + DAT LLDR ACKOUT : - REG BROOUT := UDRF UDRF + LLDR + ENABLE + SUSY + DAT + /DRSUS + BRGOUT + /DRSUS + ENABLE + SUSY + UDRF + /DAT + /HSG + RES + /DRSUS DPCOMP - /REQ + /OUT + DAT + BROOUT DOSYTE := UDRF + OUT + /DAT + /MS0 + REQ + SUSY + DOSYTE + /MS0 + SUSY ``` Figure B-12. Part No. 907649-001, Logic Diagram (Sheet 15 of 15) ## NOTES M8158A B-48